电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8430BY-71LFT

产品描述Clock Synthesizer / Jitter Cleaner 2 LVPECL OUT SYNTHESIZER
产品类别半导体    模拟混合信号IC   
文件大小234KB,共19页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8430BY-71LFT在线购买

供应商 器件名称 价格 最低购买 库存  
8430BY-71LFT - - 点击查看 点击购买

8430BY-71LFT概述

Clock Synthesizer / Jitter Cleaner 2 LVPECL OUT SYNTHESIZER

8430BY-71LFT规格参数

参数名称属性值
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
系列
Packaging
Cut Tape
系列
Packaging
Reel
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
2000

文档预览

下载PDF文档
700MHZ, Low Jitter, Crystal Interface
LVCMOS-to-3.3V LVPECL Frequency Synthesizer
8430B-71
Data Sheet
G
ENERAL
D
ESCRIPTION
The 8430B-71 is a general purpose, dual output Crystal/
LVCMOS-to-3.3V Differential LVPECL High Frequency Syn-
thesizer and a member of the HiPerClockS™ family of High
Performance Clock Solutions from ICS. The 8430B-71 has a
selectable crystal oscillator interface or LVCMOS TEST_CLK.
The VCO operates at a frequency range of 250MHz to 700MHz.
With the output configured to divide the VCO frequency by
2, output frequency steps as small as 2MHz can be achieved
using a 16MHz crystal or test clock. Output frequencies up
to 700MHz can be programmed using the serial or parallel inter-
faces to the configuration logic. The low jitter and frequency range
of the 8430B-71 make it an ideal clock generator for most clock
tree applications.
F
EATURES
Dual differential 3.3V LVPECL outputs
Selectable crystal oscillator interface or LVCMOS TEST_CLK
Output frequency up to 700MHz
Crystal input frequency range: 12MHz to 27MHz
VCO range: 250MHz to 700MHz
Parallel or serial interface for programming counter and
output dividers
RMS period jitter: 9ps (maximum)
Cycle-to-cycle jitter: 25ps (maximum)
3.3V supply voltage
0°C to 70°C ambient operating temperature
Replaces 8430-71
Available in lead-free (RoHS 6) package
B
LOCK
D
IAGRAM
VCO_SEL
PU
XTAL_SEL
PU
P
IN
A
SSIGNMENT
VCO_SEL
nP_LOAD
XTAL_IN
M4
TEST_CLK
PD
0
M5
1
2
3
4
5
6
7
8
M6
32 31 30 29 28 27 26 25
24
23
22
XTAL_OUT
TEST_CLK
XTAL_SEL
V
CCA
S_LOAD
S_DATA
S_CLOCK
MR
M3
M2
M1
M0
XTAL_IN
XTAL_OUT
OSC
1
÷16
M7
M8
N0
N1
N2
ICS8430B-71
21
20
19
18
17
PLL
Phase Detector
V
EE
9 10 11 12 13 14 15 16
TEST
V
CC
FOUT1
nFOUT1
V
CCO
FOUT0
nFOUT0
V
EE
MR
PD
VCO
÷M
÷2
0
÷N
1
FOUT0
nFOUT0
FOUT0
nFOUT0
S_LOAD
PD
S_DATA
PD
S_CLOCK
PD
nP_LOAD
PD
M0:M8
N0:N2
Configuration Interface Logic
TEST
32-Lead LQFP
7mm x 7mm x 1.4mm package body
Y Package
Top View
©2015 Integrated Device Technology, Inc
1
November 30, 2015

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1291  2835  2226  202  2456  23  7  22  29  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved