电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3556SA133BGI

产品描述SRAM 128Kx36 SYNC 3.3V ZBT PIPELINED SRAM
产品类别存储   
文件大小502KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V3556SA133BGI在线购买

供应商 器件名称 价格 最低购买 库存  
71V3556SA133BGI - - 点击查看 点击购买

71V3556SA133BGI概述

SRAM 128Kx36 SYNC 3.3V ZBT PIPELINED SRAM

71V3556SA133BGI规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
Memory Size4 Mbit
Organization128 k x 36
Access Time4.2 ns
Maximum Clock Frequency133 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max310 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
PBGA-119
系列
Packaging
Tray
高度
Height
2.15 mm
长度
Length
14 mm
Memory TypeSDR
Moisture SensitiveYes
工作温度范围
Operating Temperature Range
- 40 C to + 85 C
工厂包装数量
Factory Pack Quantity
84
类型
Type
Synchronous
宽度
Width
22 mm

文档预览

下载PDF文档
IDT71V3556S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
IDT71V3558S/XS
3.3V I/O, Burst Counter
IDT71V3556SA/XSA
Pipelined Outputs
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18)
(3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36)
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be
it read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2015
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5281/12
看看你从事的技术在生命周期的哪一段?
呵呵 朋友博客上的一个文章,觉得挺有意思,与大家分享下: https://home.eeworld.com.cn/my/space.php?uid=355576&do=blog&id=63260 看看你在哪个阶段?:) ...
soso 聊聊、笑笑、闹闹
MT7921方案WIFI6无线网卡驱动编译方法
一.WiFi驱动的编译加载 拷贝FW目录下的所有文件到/lib/firmware/ 修改makefile.x86 MTK_COMBO_CHIP=MT7961 hif=usb make -f Makefile.x86 关于WPA3( wifi6 认证需要支持wpa3功能) ......
natertech 无线连接
MAX32630FTHR设计笔记(10):MAX32630本身存在问题:AD通道切换引起的干扰
本帖最后由 Justice_Gao 于 2017-9-12 22:32 编辑 MAX32630的10位AD有多个通道,每个通道共用一个寄存器,如图321028 我在调试的时候使用1个通道AIN0的时候,用示波器查看波形并没有问题 ......
Justice_Gao DIY/开源硬件专区
求助一个C语言算法问题(类似于置换)
本帖最后由 cl17726 于 2016-3-21 12:59 编辑 实现一个函数,函数的原型是这样的: int conv(int b); 如果输入10,输出1,输入9,输出2,输入8,输出3,输入2,输出9,输入1,输出10.. 如此类推 ......
cl17726 ARM技术
如何选择DSP的外部存储器?
DSP的速度较快,为了保证DSP的运行速度,外部存储器需要具有一定的速度,否则DSP访问外部存储器时需要加入等待周期。 1)对于C2000系列: C2000系列只能同异步的存储器直接相接。 C2000系列的 ......
fish001 DSP 与 ARM 处理器
【TI首届低功耗设计大赛】之开篇
额,,,不经常进这个论坛的,某个晚上偶尔进去看一下,发现有三条消息都是这个比赛的邀请函,看了一下日期发现是提交创意的最后一个晚上,感觉挺有缘再加上主办方一连发了三个邀请函怎么看得起 ......
转身0105 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 605  2042  2070  2882  952  13  42  59  20  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved