电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V3680L7-5BB

产品描述FIFO 3.3V 32K X 36 SSII
产品类别存储   
文件大小322KB,共46页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V3680L7-5BB在线购买

供应商 器件名称 价格 最低购买 库存  
72V3680L7-5BB - - 点击查看 点击购买

72V3680L7-5BB概述

FIFO 3.3V 32K X 36 SSII

72V3680L7-5BB规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
电源电压-最大
Supply Voltage - Max
3.45 V
电源电压-最小
Supply Voltage - Min
3.15 V
封装 / 箱体
Package / Case
PBGA-144
系列
Packaging
Tray
高度
Height
1.76 mm
长度
Length
13 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
1
宽度
Width
13 mm

文档预览

下载PDF文档
3.3V HIGH-DENSITY SUPERSYNC™ II 36-BIT FIFO
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
IDT72V3640, IDT72V3650
IDT72V3660, IDT72V3670
IDT72V3680, IDT72V3690
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (PBGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FEATURES:
Choose among the following memory organizations:
Commercial
IDT72V3640
1,024 x 36
IDT72V3650
2,048 x 36
IDT72V3660
4,096 x 36
IDT72V3670
8,192 x 36
IDT72V3680
16,384 x 36
IDT72V3690
32,768 x 36
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (PBGA Only)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Pin to Pin compatible to the higher density of IDT72V36100 and
IDT72V36110
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
FUNCTIONAL BLOCK DIAGRAM
*Available on the PBGA package only.
WEN
D
0
-D
n
(x36, x18 or x9)
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
FLAG
LOGIC
WRITE POINTER
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
TCK
*
TRST
*
TMS
**
TDI
*
TDO
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x36, x18 or x9)
REN
*
4667 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2014 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
OCTOBER 2014
DSC-4667/17
【EE团】68元包邮!不到1折的零头价格坐享价值750元的芯片开抢啦!!!(已结束)
68元包邮!不到1折的零头价格坐享价值750元的TI Industrial Sample Box,内含10款TI工业用芯片,每种多达5片!适应不同设计需要!!!团购活动页面:https://www.eeworld.com.cn/eetuan/20111 ......
EEWORLD社区 模拟与混合信号
请问在WCE环境下可以编写一个收发短消息的程序吗?
我想在WCE下自己编一个收发短消息的客户端程序,以便日后调用卡中的加解密和证书,请问大虾们,我应该怎么入手呢?给点建议吧! 100分!...
mmy722 嵌入式系统
拿人钱财-与人消灾、尊严全无
昨天,我们开发部一个兄弟,上班迟到了,结果我们研发老总给他打电话,大骂“妈的,你给老子还干不干,不干,就给我滚!”可怜的兄弟,为了工作经常加班到晚上10点,结果一次没上班按时,老总就 ......
eeleader 工作这点儿事
推荐一款带32位SDRAM 或者2片16位SDRAM的开发板
推荐一款带32位SDRAM 或者2片16位SDRAM的开发板...
longhaozheng FPGA/CPLD
各位大侠有没有stm8串口通讯的例程(我做485和PC通讯)
如题,各位大侠有没有?帮我下,不知道怎么处理来的数据和怎么发回去。方便的留下联系方式QQ 我的邮箱是jakewang1984@126.com...
jakewang1984 stm32/stm8
linux摄像头驱动开发求教
自备雅虎通的usb摄像头,想做一个Linux的驱动,请问该如何入手? 摄像头一定要支持v4l吗? 希望能提供一些资料`~感激不尽哈~~~~...
zhaohuaipu Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1280  1547  486  1442  960  28  20  18  2  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved