电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1061GE18-15ZSXI

产品描述SRAM Async SRAMS
产品类别存储   
文件大小589KB,共25页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1061GE18-15ZSXI在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C1061GE18-15ZSXI - - 点击查看 点击购买

CY7C1061GE18-15ZSXI概述

SRAM Async SRAMS

CY7C1061GE18-15ZSXI规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
Cypress(赛普拉斯)
RoHSDetails
系列
Packaging
Tray
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
108

文档预览

下载PDF文档
CY7C1061G/CY7C1061GE
16-Mbit (1M words × 16-bit) Static RAM
with Error-Correcting Code (ECC)
16-Mbit (1M words × 16-bit) Static RAM with Error-Correcting Code (ECC)
Features
High speed
t
AA
= 10 ns/15 ns
Embedded error-correcting code (ECC) for single-bit error
correction
[1, 2]
Low active and standby currents
I
CC
= 90 mA typical at 100 MHz
I
SB2
= 20 mA typical
Operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, and
4.5 V to 5.5 V
1.0 V data retention
Transistor-transistor logic (TTL) compatible inputs and outputs
Error indication (ERR) pin to indicate 1-bit error detection and
correction
Available in Pb-free 48-pin TSOP I, 54-pin TSOP II, and 48-ball
VFBGA packages
To access devices with a single chip enable input, assert the chip
enable (CE) input LOW. To access dual chip enable devices,
assert both chip enable inputs – CE
1
as LOW and CE
2
as HIGH.
To perform data writes, assert the Write Enable (WE) input LOW,
and provide the data and address on the device data pins (I/O
0
through I/O
15
) and address pins (A
0
through A
19
) respectively.
The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs
control byte writes, and write data on the corresponding I/O lines
to the memory location specified. BHE controls I/O
8
through
I/O
15
and BLE controls I/O
0
through I/O
7
.
To perform data reads, assert the Output Enable (OE) input and
provide the required address on the address lines. Read data is
accessible on I/O lines (I/O
0
through I/O
15
). You can perform
byte accesses by asserting the required byte enable signal (BHE
or BLE) to read either the upper byte or the lower byte of data
from the specified address location.
All I/Os (I/O
0
through I/O
15
) are placed in a high-impedance state
when the device is deselected (CE HIGH for a single chip enable
device and CE
1
HIGH / CE
2
LOW for a dual chip enable device),
or control signals are de-asserted (OE, BLE, BHE).
On the CY7C1061GE devices, the detection and correction of a
single-bit error in the accessed location is indicated by the
assertion of the ERR output (ERR = High). See the
Truth Table
on page 16
for a complete description of read and write modes.
The logic block diagrams are on page 2.
The CY7C1061G and CY7C1061GE devices are available in
48-pin TSOP I, 54-pin TSOP II, and 48-ball VFBGA packages.
For a complete list of related documentation, click
here.
Functional Description
CY7C1061G and CY7C1061GE are high-performance CMOS
fast static RAM devices with embedded ECC
[1]
. Both devices are
offered in single and dual chip enable options and in multiple pin
configurations. The CY7C1061GE device includes an ERR pin
that signals a single-bit error-detection and correction event
during a read cycle.
Product Portfolio
Current Consumption
Product
Features and Options
(see
Pin Configurations on
page 4)
Single or dual chip enables
Optional ERR pins
Address MSB A
19
pin
placement options
compatible with Cypress and
other vendors
Range
V
CC
Range
(V)
1.65 V–2.2 V
2.2 V–3.6 V
4.5 V–5.5 V
Speed Operating I
CC
, (mA)
(ns)
f = f
max
10/15
Typ
[3]
Max
15
10
10
70
90
90
80
110
110
Standby, I
SB2
(mA)
Typ
[3]
20
Max
30
CY7C1061G18
CY7C1061G(E)30
CY7C1061G
Industrial
Notes
1. This device does not support automatic write-back on error detection.
2. SER FIT Rate <0.1 FIT/Mb. Refer
AN88889
for details.
3. Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at V
CC
= 1.8 V (for a V
CC
range of 1.65 V–2.2 V),
V
CC
= 3 V (for a V
CC
range of 2.2 V–3.6 V), and V
CC
= 5 V (for a V
CC
range of 4.5 V–5.5 V), T
A
= 25 °C.
Cypress Semiconductor Corporation
Document Number: 001-81540 Rev. *T
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 13, 2018
【投票】2010年风云坛友决选!(EEWORLD社区)
坛子发展靠大家!一年了,感谢一砖一瓦垒起坛子的网友们,希望大家一如既往地支持咱们这个大家庭。 结合此次投票及对坛子的特殊贡献,社区将评选出10名辛苦付出的网友,分别赠送EEWORLD 2011年 ......
EEWORLD社区 聊聊、笑笑、闹闹
据说,在三千年后的生活是这样滴……
据说,在三千年后的生活是这样滴……你最期待的是哪种生活? 194447 194448 ...
qwqwqw2088 聊聊、笑笑、闹闹
【R7F0之等灯等灯——2、读sample,学寄存器设置】
瑞萨的官网上给了不少的例子,除了开发板自带的那个,还包括了ADC啊,串口通信等等。由于等灯等灯要用光敏电阻采集光照信号,所以AD是不可少的,今天就从利用官方例程和配套的硬件说明书来理解 ......
johnrey 瑞萨MCU/MPU
wince5.0 or 6.0?
准备基于WINCE进行家庭数码产品的嵌入式开发,这个产品是我司基于通用操作系统的 第一个产品,有网络和多媒体功能,想跟您了解一下我司基于哪个版本进行开发比较合适?5.0 or 6.0? 我司希望 ......
gf0608 嵌入式系统
zigbee与bluetooth的传输距离分别是多少,有不限距离的传输有哪种?
之前有在一些文章上面看见zigbee和蓝牙都是2.4G的,但是传输距离zigbee 70米左右,传统蓝牙10m左右,蓝牙4.0我看手册说能达到100m,不管这几个数据对不对吧,传输距离有差别是肯定的,想问 ......
蓝先生 无线连接
EVC 上的SOCKET问题,新人求大师们教 ,小弟没有分,不知道为什么,只恳请你们帮忙!!!!!!!!!!!
我手头上做的是视频服务器的的PC客户端,现在公司需要,转向PDA上WINCE平台,对于EVC我只是简单的了解一点 现在很关键的地方,就是建立SOCKET连接服务器的过程,不是很清楚 我用测试例子从V ......
bjanzhuang 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2236  1906  964  2067  2341  31  24  2  5  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved