电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V632S6PFG

产品描述SRAM 64Kx32 SYNC 3.3V PIPELINED BURST SRAM
产品类别存储   
文件大小753KB,共19页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

71V632S6PFG在线购买

供应商 器件名称 价格 最低购买 库存  
71V632S6PFG - - 点击查看 点击购买

71V632S6PFG概述

SRAM 64Kx32 SYNC 3.3V PIPELINED BURST SRAM

71V632S6PFG规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
Memory Size2 Mbit
Organization64 k x 32
Access Time6 ns
Maximum Clock Frequency83 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max180 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
20 mm
Memory TypeSDR
Moisture SensitiveYes
工作温度范围
Operating Temperature Range
0 C to + 70 C
工厂包装数量
Factory Pack Quantity
144
类型
Type
Synchronous
宽度
Width
14 mm
单位重量
Unit Weight
0.023175 oz

文档预览

下载PDF文档
64K x 32
3.3V Synchronous SRAM
Pipelined Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V632
64K x 32 memory configuration
Supports high system speed:
Commercial:
– A4 4.5ns clock access time (117 MHz)
Commercial and Industrial:
– 5 5ns clock access time (100 MHz)
– 6 6ns clock access time (83 MHz)
– 7 7ns clock access time (66 MHz)
Single-cycle deselect functionality (Compatible with
Micron Part # MT58LC64K32D7LG-XX)
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
Power down controlled by ZZ input
Operates with a single 3.3V power supply (+10/-5%)
Packaged in a JEDEC Standard 100-pin rectangular plastic
thin quad flatpack (TQFP)
Green parts available, see ordering information
Description
Pin Description Summary
A
0
–A
15
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1,
BW
2,
BW
3,
BW
4
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
–I/O
31
V
DD
, V
DDQ
V
SS
, V
SSQ
Ad d re ss Inp uts
Chip Enab le
Chip s Se le cts
Outp ut Enab le
Glo b al Write Enab le
Byte Write Enab le
Ind ivid ual Byte Write Se le cts
Clo ck
Burst Ad d re ss Ad vance
Ad d re ss Status (Cache Co ntro lle r)
Ad d re ss Status (Pro ce sso r)
Line ar / Inte rle ave d Burst Ord e r
S le e p Mo d e
Data Inp ut/Outp ut
3.3V
Array Gro und , I/O Gro und
The IDT71V632 is a 3.3V high-speed SRAM organized as 64K x 32
with full support of the Pentium™ and PowerPC™ processor interfaces.
The pipelined burst architecture provides cost-effective 3-1-1-1 second-
ary cache performance for processors up to 117MHz.
The IDT71V632 SRAM contains write, data, address, and control
registers. Internal logic allows the SRAM to generate a self-timed write
based upon a decision which can be left until the extreme end of the write
cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V632 can provide four cycles of data for
a single address presented to the SRAM. An internal burst address counter
accepts the first cycle address from the processor, initiating the access
sequence. The first cycle of output data will be pipelined for one cycle before
it is available on the next rising clock edge. If burst mode operation is
selected (ADV=LOW), the subsequent three cycles of output data will be
available to the user on the next three rising clock edges. The order of these
three addresses will be defined by the internal burst counter and the
LBO
input pin.
The IDT71V632 SRAM utilizes IDT's high-performance, high-volume
3.3V CMOS process, and is packaged in a JEDEC Standard 14mm x
20mm 100-pin thin plastic quad flatpack (TQFP) for optimum board density
in both desktop and notebook applications.
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
Inp ut
I/O
Po we r
Po we r
Synchro no us
Synchro no us
Synchro no us
Asynchro no us
Synchro no us
Synchro no us
Synchro no us
N/A
Synchro no us
Synchro no us
Synchro no us
DC
Asynchro no us
Synchro no us
N/A
N/A
3619 tb l 01
Pentium processor is a trademark of Intel Corp.
PowerPC is a trademark of International Business Machines, Inc.
FEBRUARY 2017
1
DSC-3619/09
©2017 Integrated Device Technology, Inc.

71V632S6PFG相似产品对比

71V632S6PFG 71V632S7PFGI 71V632S7PFGI8 71V632S5PFGI
描述 SRAM 64Kx32 SYNC 3.3V PIPELINED BURST SRAM SRAM 64Kx32 SYNC 3.3V PIPELINED BURST SRAM SRAM 64Kx32 SYNC 3.3V PIPELINED BURST SRAM SRAM 64Kx32 SYNC 3.3V PIPELINED BURST SRAM
产品种类
Product Category
SRAM SRAM SRAM SRAM
制造商
Manufacturer
IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌)
RoHS Details Details Details Details
Memory Size 2 Mbit 2 Mbit 2 Mbit 2 Mbit
Organization 64 k x 32 64 k x 32 64 k x 32 64 k x 32
Access Time 6 ns 7 ns 7 ns 5 ns
Maximum Clock Frequency 83 MHz 66 MHz 66 MHz 100 MHz
接口类型
Interface Type
Parallel Parallel Parallel Parallel
电源电压-最大
Supply Voltage - Max
3.63 V 3.63 V 3.63 V 3.63 V
电源电压-最小
Supply Voltage - Min
3.135 V 3.135 V 3.135 V 3.135 V
Supply Current - Max 180 mA 160 mA 160 mA 200 mA
最小工作温度
Minimum Operating Temperature
0 C - 40 C - 40 C - 40 C
最大工作温度
Maximum Operating Temperature
+ 70 C + 85 C + 85 C + 85 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
TQFP-100 TQFP-100 TQFP-100 TQFP-100
系列
Packaging
Tray Tray Reel Tray
高度
Height
1.4 mm 1.4 mm 1.4 mm 1.4 mm
长度
Length
20 mm 20 mm 20 mm 20 mm
Memory Type SDR SDR SDR SDR
Moisture Sensitive Yes Yes Yes Yes
工厂包装数量
Factory Pack Quantity
144 144 1000 144
类型
Type
Synchronous Synchronous Synchronous Synchronous
宽度
Width
14 mm 14 mm 14 mm 14 mm
单位重量
Unit Weight
0.023175 oz 0.023175 oz 0.023175 oz 0.023175 oz
工作温度范围
Operating Temperature Range
0 C to + 70 C - 40 C to + 85 C - - 40 C to + 85 C

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1405  2255  116  1298  1361  18  16  37  26  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved