电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V65903S75PFI

产品描述256K X 36 ZBT SRAM, 8.5 ns, PBGA119
产品类别存储   
文件大小498KB,共26页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT71V65903S75PFI概述

256K X 36 ZBT SRAM, 8.5 ns, PBGA119

IDT71V65903S75PFI规格参数

参数名称属性值
功能数量1
端子数量119
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压3.46 V
最小供电/工作电压3.14 V
额定供电电压3.3 V
最大存取时间8.5 ns
加工封装描述14 X 22 MM, PLASTIC, MS-026AA, BGA-119
状态ACTIVE
工艺CMOS
包装形状RECTANGULAR
包装尺寸GRID ARRAY
表面贴装Yes
端子形式BALL
端子间距1.27 mm
端子涂层TIN LEAD
端子位置BOTTOM
包装材料PLASTIC/EPOXY
温度等级INDUSTRIAL
内存宽度36
组织256K X 36
存储密度9.44E6 deg
操作模式SYNCHRONOUS
位数262144 words
位数256K
内存IC类型ZBT SRAM
串行并行PARALLEL

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter
Flow-Through Outputs
Features
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA).
IDT71V65703
IDT71V65903
x
x
x
x
x
x
x
x
x
x
x
x
Description
The IDT71V65703/5903 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs organized as 256K x 36 / 512K x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be it
read or write.
The IDT71V65703/5903 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65703/5903
tobesuspendedaslongasnecessary.Allsynchronousinputsareignoredwhen
CEN
is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state one cycle after the chip is deselected or a write
is initiated.
The IDT71V65703/5903 have an on-chip burst counter. In the burst
mode, the IDT71V65703/5903 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65703/5903 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address/Load New Address
Linear/Interleaved Burst Order
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5298 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
DECEMBER 2002
DSC-5298/03
1
©2002 Integrated Device Technology, Inc.
星辉儿童遥控车IC供应商TXM是哪家?
本帖最后由 colemanlee 于 2018-9-6 11:42 编辑 星辉儿童遥控车IC供应商TXM是哪家?IC的幸好是TX-2B “2YX13KA”,后面还见过系列型号“2YX13GA”,因为不知道有什么区别,所以想知道TXM具体 ......
colemanlee 单片机
2812通过串口实现程序的在线升级问题
目前正在做2812通过串口实现程序的在线升级,主要实现flash自举的程序接收PC端的升级数据,并烧写内部flash。在调用flash_erase()函数时,返回值为0x18,请问在何种情况下可能导致此类问题的 ......
dadat 嵌入式系统
【设计工具】在赛灵思FPGA中使用ARM AMBA 总线
英国的融合技术专家展示了一项基于FPGA的数据采集系统,用于合成孔径成像技术。采用了Xilinx ISE设计软件,支持ARM AMBA AXI4接口,这是全文。 81617...
GONGHCU FPGA/CPLD
在STM32里,怎样将数据以TXT格式保存在内存卡中?
如题,在STM32里,怎样将数据以TXT格式保存在内存卡中?给个思路或者共享相关资料的,谢谢!...
ilovemcu stm32/stm8
【CN0031】半双工、隔离式RS-485接口
电路功能与优势 此电路采用高速、隔离式RS-485收发器ADM2485和高精度线性调节器ADP3330,可提供半双工、隔离式RS-485接口。该电路不仅可实现信号与电源隔离,同时缩小了电路板空间,降低了功 ......
EEWORLD社区 ADI 工业技术
wince上开发,通过什么接口能连接到ORACLE
如题,现在在一台条码设备上做ERP配套开发,数据库是用ORACLE的,由于不想通过ERP系统会占用用户数,所以想直接连接到ORACLE数据库上面,请问在WINCE上连ORACLE可以通过什么方法!谢谢...
yyq_8076 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 97  2232  1297  2500  404  2  45  27  51  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved