电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V65703S75BQ

产品描述256K X 36 ZBT SRAM, 8.5 ns, PBGA119
产品类别存储   
文件大小498KB,共26页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT71V65703S75BQ概述

256K X 36 ZBT SRAM, 8.5 ns, PBGA119

IDT71V65703S75BQ规格参数

参数名称属性值
功能数量1
端子数量119
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压3.46 V
最小供电/工作电压3.14 V
额定供电电压3.3 V
最大存取时间8.5 ns
加工封装描述14 X 22 MM, PLASTIC, MS-026AA, BGA-119
状态ACTIVE
工艺CMOS
包装形状RECTANGULAR
包装尺寸GRID ARRAY
表面贴装Yes
端子形式BALL
端子间距1.27 mm
端子涂层TIN LEAD
端子位置BOTTOM
包装材料PLASTIC/EPOXY
温度等级INDUSTRIAL
内存宽度36
组织256K X 36
存储密度9.44E6 deg
操作模式SYNCHRONOUS
位数262144 words
位数256K
内存IC类型ZBT SRAM
串行并行PARALLEL

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter
Flow-Through Outputs
Features
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA).
IDT71V65703
IDT71V65903
x
x
x
x
x
x
x
x
x
x
x
x
Description
The IDT71V65703/5903 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs organized as 256K x 36 / 512K x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be it
read or write.
The IDT71V65703/5903 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65703/5903
tobesuspendedaslongasnecessary.Allsynchronousinputsareignoredwhen
CEN
is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state one cycle after the chip is deselected or a write
is initiated.
The IDT71V65703/5903 have an on-chip burst counter. In the burst
mode, the IDT71V65703/5903 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65703/5903 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address/Load New Address
Linear/Interleaved Burst Order
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5298 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
DECEMBER 2002
DSC-5298/03
1
©2002 Integrated Device Technology, Inc.
唐僧四人坐飞机去旅游
唐僧四人坐飞机去旅游,途中飞机失事,可是降落伞只有三把. 于是,唐僧说了,大家来答题,答不出来的跳下去. 唐僧:悟空,天上有几个太阳呀? 悟空:一个. 唐僧:好,给你一把. 唐僧: ......
lixiaohai8211 聊聊、笑笑、闹闹
gerber文件丝印层的显示了封装信息
昨天,接到电话,pcb加工厂说电路板的丝印很乱,看不清元件的标号。我一想,不应该啊。我花了一些时间,把丝印摆放整齐啊。后来,加工厂发了图片,我发现,真是的乱的。可是pcb上是清楚的。什么 ......
ienglgge PCB设计
这个图 带宽能估算么?
来自:电子工程师技术交流(12425841)57133...
拿得起铁 PCB设计
Epcos收购恩智浦半导体的RF-MEMS业务
第一季度全球PC出货量增长情况正常 据iSuppli公司,虽然经济形势充满挑战,但2008年第一季度全球PC出货量增长情况符合正常的季节型态,同比增幅达到两位数。 第一季度全球PC单位出货量从2007 ......
songrisi 无线连接
【转】经济适用男PK白领愁嫁女
近期网上,女白领深度分析了“经济适用型男”可嫁的理由:嫁给好男人,无异于嫁给好的生活。从物质需求、感情归属、能力品质、生活情趣四方面看,“经济适用型男”有优势———物质需求:“经济 ......
henryli2008 聊聊、笑笑、闹闹
TMS320LF2407在电机调速控制中的应用研究
用C语言编写电机的调速控制程序,设计TMS320LF2407的外围相关硬件电路。也可以用2812心片。 不知道怎么下手,请各位前辈帮帮忙。 我的邮件地址是lsblxy35@yahoo.com.cn 多谢~~~~~~...
lmy8680 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1735  1907  1366  2564  429  35  39  28  52  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved