电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVTH2244WM

产品描述Buffers u0026 Line Drivers Oct Buf/Line Drv
产品类别逻辑    逻辑   
文件大小279KB,共9页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
标准
下载文档 详细参数 全文预览

74LVTH2244WM在线购买

供应商 器件名称 价格 最低购买 库存  
74LVTH2244WM - - 点击查看 点击购买

74LVTH2244WM概述

Buffers u0026 Line Drivers Oct Buf/Line Drv

74LVTH2244WM规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Fairchild
零件包装代码SOIC
包装说明SOP, SOP20,.4
针数20
Reach Compliance Codeunknown
控制类型ENABLE LOW
系列LVT
JESD-30 代码R-PDSO-G20
JESD-609代码e3
长度12.8015 mm
逻辑集成电路类型BUS DRIVER
最大I(ol)0.012 A
湿度敏感等级1
位数4
功能数量2
端口数量2
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP20,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
包装方法RAIL
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup4.4 ns
传播延迟(tpd)5.3 ns
认证状态Not Qualified
座面最大高度2.642 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术BICMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.493 mm

文档预览

下载PDF文档
74LVT2244, 74LVTH2244 — Low Voltage Octal Buffer/Line Driver with 3-STATE Outputs and 25
Series Resistors in the Outputs
February 2008
74LVT2244, 74LVTH2244
Low Voltage Octal Buffer/Line Driver with 3-STATE
Outputs and 25
Series Resistors in the Outputs
Features
Input and output interface capability to systems at
General Description
The LVT2244 and LVTH2244 are octal buffers and line
drivers designed to be employed as memory address
drivers, clock drivers and bus oriented transmitters or
receivers which provides improved PC board density.
The equivalent 25Ω-Series resistors helps reduce output
overshoot and undershoot.
The LVTH2244 data inputs include bushold, eliminating
the need for external pull-up resistors to hold unused
inputs.
These octal buffers and line drivers are designed for low-
voltage (3.3V) V
CC
applications, but with the capability to
provide a TTL interface to a 5V environment. The
LVT2244 and LVTH2244 are fabricated with an
advanced BiCMOS technology to achieve high speed
operation similar to 5V ABT while maintaining low power
dissipation.
5V V
CC
Equivalent 25
-Series resistors on outputs
Bushold data inputs eliminate the need for external
pull-up resistors to hold unused inputs (74LVTH2244),
also available without bushold feature (74LVT2244)
Live insertion/extraction permitted
Power Up/Down high impedance provides glitch-free
bus loading
Outputs source/sink –12mA/+12mA
Latch-up performance exceeds 500mA
ESD performance:
– Human-body model
>
2000V
– Machine model
>
200V
– Charged-device model
>
1000V
Ordering Information
Order Number
74LVT2244WM
74LVT2244SJ
74LVT2244MTC
74LVTH2244WM
74LVTH2244SJ
74LVTH2244MTC
Package
Number
M20B
M20D
MTC20
M20B
M20D
MTC20
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
©1999 Fairchild Semiconductor Corporation
74LVT2244, 74LVTH2244 Rev. 1.5.0
www.fairchildsemi.com

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 147  2599  1974  600  416  13  29  37  7  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved