电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V221L10PFG8

产品描述FIFO 3.3 V FIFO
产品类别存储   
文件大小279KB,共14页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V221L10PFG8在线购买

供应商 器件名称 价格 最低购买 库存  
72V221L10PFG8 - - 点击查看 点击购买

72V221L10PFG8概述

FIFO 3.3 V FIFO

72V221L10PFG8规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetailsutbqwbqqrxdsyueuetuwyqwty
封装 / 箱体
Package / Case
TQFP-32
系列
Packaging
Reel
高度
Height
1.4 mm
长度
Length
7 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
2000
宽度
Width
7 mm

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO™
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72V201, IDT72V211
IDT72V221, IDT72V231
IDT72V241, IDT72V251
FEATURES:
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
AUGUST 2013
DSC-4092/6
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

推荐资源

漏极,漏磁通,漏感的理解
看到书上讲推完变换器的原理,说道当MOS管开通,由于变压器次级在整流二极管反向恢复时间内造成的短路,漏极电流将出现尖峰在MOS管关断时,高频变压器的漏磁通下降,漏感依然将释放储能,变压器 ......
shaorc 能源基础设施
c6000的中断过程描述 及编程
1. 上电复位,产生复位中断请求,上电中断无需确认,直接执行。 2. STW B0,*--B15; 进行现场保护 3. MVKL addr,B0; MVKH addr,B0;载入中断向量表,将中断向量表送入程序指针。 ......
Jacktang 微控制器 MCU
60VDC-DC,输入端用多少V的保险丝
60VDC-DC,输入端用多少V的保险丝,选保险丝时考虑电压么? ...
JFET 电源技术
射极跟随器工作原理
关于射极跟随器,求一份对于其输出电压,输入电压,输出电阻的测量,感谢。...
海德堡小旭旭 模拟电子
申请试用开发板
:loveliness:...
rowen FPGA/CPLD
SDIO8686无线网卡定制问题
windowsCE设备里使用sdio8686的无线网卡,请问那位做过的大侠能不能给小弟讲讲其驱动注册表里以下项都有什么用? "bActiveRoamingScanOneChannel"=dword:1 "bLinkLostScanOneChannel" ......
abc1681681 嵌入式系统

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1864  1693  2285  1662  2022  38  35  47  34  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved