电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GTL2003BQ115

产品描述Translation - Voltage Levels 8-BIT GTL VOLTAGE
产品类别半导体    逻辑   
文件大小384KB,共24页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

GTL2003BQ115在线购买

供应商 器件名称 价格 最低购买 库存  
GTL2003BQ115 - - 点击查看 点击购买

GTL2003BQ115概述

Translation - Voltage Levels 8-BIT GTL VOLTAGE

GTL2003BQ115规格参数

参数名称属性值
产品种类
Product Category
Translation - Voltage Levels
制造商
Manufacturer
NXP(恩智浦)
RoHSDetails
类型
Type
GTL/GTL+ to LVTTL/TTL
传播延迟时间
Propagation Delay Time
250 ps
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
0 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
DHVQFN-20
系列
Packaging
Reel
系列
Packaging
MouseReel
系列
Packaging
Cut Tape
Logic FamilyGTL
Logic TypeVoltage Level Translator
工厂包装数量
Factory Pack Quantity
3000
单位重量
Unit Weight
0.001023 oz

文档预览

下载PDF文档
GTL2003
8-bit bidirectional low voltage translator
Rev. 2 — 3 July 2012
Product data sheet
1. General description
The Gunning Transceiver Logic - Transceiver Voltage Clamps (GTL-TVC) provide
high-speed voltage translation with low ON-state resistance and minimal propagation
delay. The GTL2003 provides eight NMOS pass transistors (Sn and Dn) with a common
gate (GREF) and a reference transistor (SREF and DREF). The device allows
bidirectional voltage translations between 0.8 V and 5.0 V without use of a direction pin.
Voltage translation below 0.8 V can be achieved when properly biased. For more
information, refer to application note
AN11127
(Ref.
1).
When the Sn or Dn port is LOW, the clamp is in the ON-state and a low resistance
connection exists between the Sn and Dn ports. Assuming the higher voltage is on the Dn
port, when the Dn port is HIGH, the voltage on the Sn port is limited to the voltage set by
the reference transistor (SREF). When the Sn port is HIGH, the Dn port is pulled to V
DD1
by the pull-up resistors. This functionality allows a seamless translation between higher
and lower voltages selected by the user, without the need for directional control.
All transistors have the same electrical characteristics and there is minimal deviation from
one output to another in voltage or propagation delay. This is a benefit over discrete
transistor voltage translation solutions, since the fabrication of the transistors is
symmetrical. Because all transistors in the device are identical, SREF and DREF can be
located on any of the other eight matched Sn/Dn transistors, allowing for easier board
layout. The translator's transistors provide excellent ESD protection to lower voltage
devices and at the same time protect less ESD-resistant devices.
2. Features and benefits
8-bit bidirectional low voltage translator
Allows voltage level translation between 0.8 V, 0.9 V, 1.0 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V,
3.3 V, and 5 V buses which allows direct interface with GTL, GTL+, LVTTL/TTL and
5 V CMOS levels
Provides bidirectional voltage translation with no direction pin
Low 6.5
ON-state resistance (R
on
) between input and output pins (Sn/Dn)
Supports hot insertion
No power supply required: will not latch up
5 V tolerant inputs
Low standby current
Flow-through pinout for ease of printed-circuit board trace routing
ESD protection exceeds 2000 V HBM per JESD22-A114, and 1000 V CDM per
JESD22-C101
Packages offered: TSSOP20, DHVQFN20

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2450  2166  591  1493  1820  30  20  57  3  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved