电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72815LB25PF

产品描述FIFO 512 X 18 SYNCHRONOUS FIFO
产品类别存储   
文件大小271KB,共26页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72815LB25PF在线购买

供应商 器件名称 价格 最低购买 库存  
72815LB25PF - - 点击查看 点击购买

72815LB25PF概述

FIFO 512 X 18 SYNCHRONOUS FIFO

72815LB25PF规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
封装 / 箱体
Package / Case
TQFP-128
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
20 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
72
宽度
Width
14 mm

文档预览

下载PDF文档
CMOS DUAL SyncFIFO™
DUAL 256 x 18
DUAL 512 x 18
DUAL 1,024 x 18
DUAL 4,096 x 18
IDT72805LB
IDT72815LB
IDT72825LB
IDT72845LB
FEATURES:
The IDT72805LB is equivalent to two IDT72205LB 256 x 18 FIFOs
The IDT72815LB is equivalent to two IDT72215LB 512 x 18 FIFOs
The IDT72825LB is equivalent to two IDT72225LB 1,024 x 18 FIFOs
The IDT72845LB is equivalent to two IDT72245LB 4,096 x 18 FIFOs
Offers optimal combination of large capacity (8K), high speed,
design flexibility, and small footprint
Ideal for the following applications:
- Network switching
- Two level prioritization of parallel data
- Bidirectional data transfer
- Bus-matching between 18-bit and 36-bit data paths
- Width expansion to 36-bit per package
- Depth expansion to 8,192 words per package
10ns read/write cycle time, 6.5ns access time
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full Flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output Enable puts output data bus in high-impedance state
High-performance submicron CMOS technology
Available in the 128-pin Thin Quad Flatpack (TQFP). Also
available for the IDT72805LB/72815LB/72825LB, in the 121-lead,
16 x 16 mm plastic Ball Grid Array (PBGA)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
The IDT72805LB/72815LB/72825LB/72845LB are dual 18-bit-wide syn-
chronous (clocked) First-in, First-out (FIFO) memories. One dual IDT72805LB/
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
HF A/(WXOA)
F F A/IR
P AEA
A
EF A/
OR
A
WCLKB
L DA PAFA
WENB
WCLKA
WENA
DA
0
-DA
17
DB0-DB17
L DB
INPUT
REGISTER
OFFSET
REGISTER
INPUT
REGISTER
OFFSET
REGISTER
F F B/IRB
P AF B
EF B/ORB
P AEB
HF B/(WXOB)
WRITE
CONTROL
LOGIC
FLAG
LOGIC
RAM
ARRAY
256 x 18
512 x 18
1,024 x 18
4,096 x 18
WRITE
CONTROL
LOGIC
FLAG
LOGIC
RAM
ARRAY
256 x 18
512 x 18
1,024 x 18
4,096 x 18
WRITE
POINTER
F LA
WXIA
(HF
A)/WXOA
RXIA
RXOA
RSA
READ
POINTER
READ
CONTROL
LOGIC
WRITE
POINTER
READ
POINTER
READ
CONTROL
LOGIC
EXPANSION
LOGIC
OUTPUT
REGISTER
EXPANSION
LOGIC
OUTPUT
REGISTER
RESET
LOGIC
RESET
LOGIC
OEA
QA
0
-QA
17
RCLKA
RENA
RSB
RXOB
RXIB
(HF
B)/WXOB
WXIB
F LB
OEB
QB
0
-QB
17
RCLKB
RENB
3139 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2016 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MAY 2016
DSC-3139/9

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1180  753  2887  1754  854  57  55  1  36  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved