电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MAX3625ACUG-

产品描述Clock Generators u0026 Support Products Low Jitter Precision w/Four Outputs
产品类别半导体    模拟混合信号IC   
文件大小295KB,共10页
制造商Maxim(美信半导体)
官网地址https://www.maximintegrated.com/en.html
下载文档 详细参数 全文预览

MAX3625ACUG-在线购买

供应商 器件名称 价格 最低购买 库存  
MAX3625ACUG- - - 点击查看 点击购买

MAX3625ACUG-概述

Clock Generators u0026 Support Products Low Jitter Precision w/Four Outputs

MAX3625ACUG-规格参数

参数名称属性值
产品种类
Product Category
Clock Generators & Support Products
制造商
Manufacturer
Maxim(美信半导体)
RoHSDetails
类型
Type
Clock Generators
Maximum Input Frequency320 MHz
Max Output Freq648 MHz
Number of Outputs3 Output
工作电源电压
Operating Supply Voltage
3.3 V
工作电源电流
Operating Supply Current
72 mA
最大工作温度
Maximum Operating Temperature
+ 85 C
最小工作温度
Minimum Operating Temperature
- 40 C
系列
Packaging
Bulk
Jitter5.6 ps
工厂包装数量
Factory Pack Quantity
62
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V

文档预览

下载PDF文档
19-4626; Rev 0; 5/09
IT
TION K
VALUA
E
BLE
AVAILA
Low-Jitter, Precision Clock
Generator with Three Outputs
General Description
Features
Crystal Oscillator Interface: 24.8MHz to 27MHz
CMOS Input: Up to 320MHz
Output Frequencies
Ethernet: 62.5MHz, 125MHz, 156.25MHz, 312.5MHz
10G Fibre Channel: 159.375MHz, 318.75MHz
Low Jitter
0.14ps
RMS
(1.875MHz to 20MHz)
0.36ps
RMS
(12kHz to 20MHz)
Excellent Power-Supply Noise Rejection
No External Loop Filter Capacitor Required
MAX3625A
The MAX3625A is a low-jitter, precision clock generator
optimized for networking applications. The device inte-
grates a crystal oscillator and a phase-locked loop
(PLL) clock multiplier to generate high-frequency clock
outputs for Ethernet, 10G Fibre Channel, and other net-
working applications.
Maxim’s proprietary PLL design features ultra-low jitter
and excellent power-supply noise rejection, minimizing
design risk for network equipment.
The MAX3625A has three LVPECL outputs. Selectable
output dividers and a selectable feedback divider allow
a range of output frequencies.
Applications
Ethernet Networking Equipment
Fibre Channel Storage Area Network
Pin Configuration and Typical Application Circuit appear at
end of data sheet.
PART
MAX3625ACUG+
Ordering Information
TEMP RANGE
0°C to +70°C
PIN-PACKAGE
24 TSSOP
+Denotes
a lead(Pb)-free/RoHS-compliant package.
Block Diagram
IN_SEL
MR
BYPASS
SELA[1:0]
SELA[1:0]
SELB[1:0]
FB_SEL
BYPASS
QA_OE
RESET LOGIC/POR
RESET
DIVIDER
NA
LVPECL
BUFFER
QA
QA
RESET
LVCMOS
REF_IN
27pF
X_IN
CRYSTAL
OSCILLATOR
X_OUT
33pF
DIVIDERS:
M = 24, 25
NA = 10, 2, 4, 5
NB = 10, 2, 4, 5
LVPECL
BUFFER
QB0
QB0
DIVIDER
M
DIVIDER
NB
1
0
PFD
FILTER
RESET
620MHz TO 648MHz
VCO
1
RESET
LVPECL
BUFFER
QB1
QB1
QB_OE
0
MAX3625A
FB_SEL
SELB[1:0]
________________________________________________________________
Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642,
or visit Maxim’s website at www.maxim-ic.com.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 60  250  678  733  500  2  34  5  20  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved