电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE600-FGG256I

产品描述FPGA - Field Programmable Gate Array ProASIC3
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共221页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

A3PE600-FGG256I在线购买

供应商 器件名称 价格 最低购买 库存  
A3PE600-FGG256I - - 点击查看 点击购买

A3PE600-FGG256I概述

FPGA - Field Programmable Gate Array ProASIC3

A3PE600-FGG256I规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
包装说明BGA, BGA256,16X16,40
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-PBGA-B256
JESD-609代码e1
长度17 mm
湿度敏感等级3
可配置逻辑块数量13824
等效关口数量600000
输入次数165
逻辑单元数量13824
输出次数165
端子数量256
最高工作温度85 °C
最低工作温度-40 °C
组织13824 CLBS, 600000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA256,16X16,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)260
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.8 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度17 mm

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
请问gprs评估板与gprs modem有什么区别?
请问gprs评估板(比如mc39i评估板)与gprs modem(内置mc39i模块)有什么区别,还是一样的?两者在用于开发方面有什么不同吗?都可以用于linux下开发吗?...
lcq_0016 嵌入式系统
ADS8332疑问之一、SPI的极性怎么算正确
在ADS8332的手册中,说到这样的话: The serial interface works with CPOL = '1', CPHA = '0'. 然而,使用C2000驱动它时,设置SPI的极性及相位,只有设置为“0”,“0”时才可以正常工作, ......
dontium 模拟与混合信号
R7-4800h的R7000,编译5.6.18内核linux,是make -j8快还是-j16快? 不提make -j
RT! 电脑是拯救者R7000 4800h 32GB内存,系统Ubuntu 20(vmware 5.xx) 编译目标内核是 5.6.18版本 一般make-jN进行编译;N设置成 cpucore总数好还是threads 总数好? ...
oyhprince Linux开发
招兼职wincc oa培训讲师
企业培训公司面向单位员工培训,长期招wincc oa兼职老师,一般三天左右的短周期培训,周末为主,有2人左右的小辅导,也有30人左右的培训大班,待遇优,北京,上海,成都,广州,深圳等,如您 ......
nobody133 求职招聘
喊个“汉语”八级的给哦解释一下啦
小区的街道拍摄的指示牌! 457442我读书少,识字不多,恳请高手给翻译成“中文”标准汉语。(注:本地区通用中文简体字哦) 谢谢 ...
bigbat 聊聊、笑笑、闹闹
适合放办公室的健康植物
在办公室里适当养些花草,不仅能起到调节空气的作用,还能调节人的心理状态,缓解工作带来的压力与疲惫。 仙人掌释放氧气 大部分植物都是在白天吸收二氧化碳释放氧气,在夜间则相反。但仙人掌 ......
随风北漂 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 463  2879  1998  2257  72  8  56  19  13  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved