电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V67803S166PFGI

产品描述SRAM 9M 3.3V PBSRAM SLOW P/L
产品类别存储   
文件大小243KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V67803S166PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
71V67803S166PFGI - - 点击查看 点击购买

71V67803S166PFGI概述

SRAM 9M 3.3V PBSRAM SLOW P/L

71V67803S166PFGI规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tube
高度
Height
1.4 mm
长度
Length
20 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
72
宽度
Width
14 mm

文档预览

下载PDF文档
256K X 36, 512K X 18
IDT71V67603/Z
3.3V Synchronous SRAMs
IDT71V67803/Z
3.3V I/O, Burst Counter
Pipelined Outputs, Single Cycle Deselect
Features
256K x 36, 512K x 18 memory configurations
Supports high system speed:
– 166MHz 3.5ns clock access time
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA).
Description
The IDT71V67603/7803 are high-speed SRAMs organized as
256K x 36/512K x 18. The IDT71V67603/7803 SRAMs contain write,
data, address and control registers. Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67603/7803 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V67603/7803 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP), a 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5310 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V67802.
FEBRUARY 2009
1
©2007 Integrated Device Technology, Inc.
DSC-5310/07
能量搜集芯片有没有推荐的
看过linear的能量搜集芯片了,想问问其他公司有没有做的 :kiss: :kiss: :kiss: :kiss:...
shuigui 电源技术
input delay /output delay ?
module ad( input clk ,en , inputAD, output wire AD_CLK );wire PLL_CLK1,PLL_CLK2 ;PLL1 PLL1(clk ,PLL_CLK1) ;PLL2 PLL2(clk,PLL_CLK2) ;assign PLL_CKJ3 =en ? PLL_CLK2 :PLL_CLK1 ......
eeleader FPGA/CPLD
无按键厨房定时器
虽然使用108MH主频的单片机做一个定时器,有点 大才小用了,但是小小的作品也用到了定时器、ADC、中断和GPIO等模块。作品原理主要是使用三轴加速度传感器采集角度信息并转化为需要的定时 ......
serialworld GD32 MCU
非三态总线是什么意思?
AHB总线协议上说。它是非三态的(non-tristate implementation)。是说AHB控制过程中不能有高阻态吗?如果对一个数据线进行分支赋值操作,不完全的分支,默认态应该怎么表示?非三态是说,不能给 ......
eeleader FPGA/CPLD
大神指导 fpga altera 把50MHZ 时钟分频 来读取 rom 数据,mif文件
本帖最后由 Thomas520 于 2018-11-28 10:12 编辑 附上 MIF 文件。以及生成的rom 的图 ...
Thomas520 FPGA/CPLD
【分享】2009年计算机统考考研大纲
【分享】2009年计算机统考考研大纲免费下载:2009年计算机统考考研大纲资料来自:【中华IT学习网】www.100itxx.com Ⅰ考查目标 计算机学科专业基础综合考试涵盖数据结构、计算机组成原理、操 ......
juy4567 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2168  2274  2504  1268  2886  9  26  7  30  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved