电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MAX3624AETJ-T

产品描述Clock Generators u0026 Support Products Integrated Circuits (ICs) Clock/Timing - Clock Generators, PLLs, Frequency Synthesizers - IC CLOCK GENERATOR PREC 32TQFN
产品类别半导体    模拟混合信号IC   
文件大小380KB,共12页
制造商Maxim(美信半导体)
官网地址https://www.maximintegrated.com/en.html
下载文档 详细参数 全文预览

MAX3624AETJ-T在线购买

供应商 器件名称 价格 最低购买 库存  
MAX3624AETJ-T - - 点击查看 点击购买

MAX3624AETJ-T概述

Clock Generators u0026 Support Products Integrated Circuits (ICs) Clock/Timing - Clock Generators, PLLs, Frequency Synthesizers - IC CLOCK GENERATOR PREC 32TQFN

MAX3624AETJ-T规格参数

参数名称属性值
产品种类
Product Category
Clock Generators & Support Products
制造商
Manufacturer
Maxim(美信半导体)

文档预览

下载PDF文档
19-5005; Rev 0; 10/09
KIT
ATION
EVALU
BLE
AVAILA
Low-Jitter, Precision Clock Generator
with Four Outputs
General Description
Features
Crystal Oscillator Interface: 19.375MHz to 27MHz
CMOS Input: 19MHz to 40.5MHz
Output Frequencies
Ethernet: 62.5MHz, 125MHz, 156.25MHz,
312.5MHz
Fibre Channel: 106.25MHz, 159.375MHz,
212.5MHz, 318.75MHz
SONET/SDH: 77.76MHz, 155.52MHz, 311.04MHz
Low Jitter
0.14ps
RMS
(1.875MHz to 20MHz)
0.36ps
RMS
(12kHz to 20MHz)
Excellent Power-Supply Noise Rejection
No External Loop Filter Capacitor Required
MAX3624A
The MAX3624A is a low-jitter, precision clock generator
optimized for networking applications. The device inte-
grates a crystal oscillator and a phase-locked loop
(PLL) clock multiplier to generate high-frequency clock
outputs for Ethernet, Fibre Channel, SONET/SDH, and
other networking applications.
Maxim’s proprietary PLL design features ultra-low jitter
(0.36ps
RMS
) and excellent power-supply noise rejec-
tion, minimizing design risk for network equipment.
The MAX3624A has three LVPECL outputs and one
LVCMOS output. Selectable output dividers and a
selectable feedback divider allow a range of output
frequencies.
Applications
Ethernet Networking Equipment
Fibre Channel Storage Area Network
SONET/SDH Network
Pin Configuration and Typical Application Circuit appear at
end of data sheet.
Ordering Information
PART
MAX3624AETJ+
TEMP RANGE
-40°C to +85°C
PIN-PACKAGE
32 TQFN-EP*
+Denotes
a lead(Pb)-free/RoHS-compliant package.
*EP
= Exposed pad.
Block Diagram
IN_SEL
MR
BYPASS
SELA[1:0]
QAC_OE
LVCMOS
BUFFER
RESET LOGIC/POR
RESET
DIVIDER
NA
LVPECL
BUFFER
QA_C
SELA[1:0]
SELB[1:0]
FB_SEL[1:0]
BYPASS
QA_OE
QA
QA
RESET
LVCMOS
REF_IN
27pF
X_IN
CRYSTAL
OSCILLATOR
X_OUT
33pF
DIVIDERS:
M = 16, 24, 25, 32
NA = 1, 2, 3, 4, 5, 6, 8, 10, 12
NB = 1, 2, 3, 4, 5, 6, 8, 10, 12
DIVIDER
M
DIVIDER
NB
1
0
PFD
FILTER
RESET
620MHz TO 648MHz
VCO
1
RESET
0
QB1_OE
LVPECL
BUFFER
QB1
QB1
QB0_OE
LVPECL
BUFFER
QB0
QB0
MAX3624A
FB_SEL[1:0]
SELB[1:0]
________________________________________________________________
Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642,
or visit Maxim’s website at www.maxim-ic.com.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2869  356  559  624  426  52  40  43  1  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved