电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V211L15PFGI

产品描述FIFO 3.3V CMOS FIFO 9-Bit Dual Clock
产品类别存储   
文件大小279KB,共14页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V211L15PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
72V211L15PFGI - - 点击查看 点击购买

72V211L15PFGI概述

FIFO 3.3V CMOS FIFO 9-Bit Dual Clock

72V211L15PFGI规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetailszwrtxyrvdvsvfybysfuedtzyxxeytreyast
系列
Packaging
Tray
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
50

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO™
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72V201, IDT72V211
IDT72V221, IDT72V231
IDT72V241, IDT72V251
FEATURES:
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
AUGUST 2013
DSC-4092/6
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

推荐资源

二极管仿真模式在同步BUCK里面的应用
高效化和小型化,一直都是功率电源发展的两个方向。同步BUCK在这两个方面的卓越表现,也是在越来越多的场合得到了运用,像锂电池充电、二次砖块电源等等。如图1所示,同步BUCK相较传统BUCK最主 ......
qwqwqw2088 模拟与混合信号
超声波的问题
#include #include #define uint unsigned int #define uchar unsigned char sbit tx=P2^0;//发射启动引脚 sbit rx=P3^2;//接收引脚 sbit dula=P2^6; sbit wela=P2^7; sbit led=P1^0; ......
倚天看海 51单片机
PLL电路设计原理及制作
时间:2010-05-28 22:42:24 来源: 作者: 在通信机等所使用的振荡电路,其所要求的频率范围要广,且频率的稳定度要高。无论多好的LC振荡电路,其频率的稳定度,都无法与晶体振荡电路比较 ......
安_然 模拟电子
STM8S103K3PD3是否有BUG?
下载 (33.33 KB) 2010-5-15 22:35 三极管压降有1.3V,不能进入深度饱和。 PD_DDR |= 0x1C; /* Output. */ PD_CR1 |= 0x1C; /* PushPull. */ PD_CR2= ......
zhanghuanlin250 stm32/stm8
诚意求收一个BeagleBone Black C版,本人学生党自用,价格好商量,给我留言吧!
诚意求收一个BeagleBone Black C版,本人学生党自用,价格好商量,给我留言吧! QQ:1019912764(验证注明BBB) ...
追梦赤子心 淘e淘
PA2、PA3给怎样的信号,VOUT能输出50V左右的电压?而且波形可控(脉宽、频率、周期...
PA2、PA3给怎样的信号,VOUT能输出50V左右的电压?而且波形可控(脉宽、频率、周期、幅值等)VO1、VO2是差分信号? 590918 ...
QWE4562009 电源技术

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2858  2380  1560  269  2636  58  48  32  6  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved