电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT33C804AJA-TE13

产品描述4K-Bit Secure Access Serial E2PROM
产品类别存储    存储   
文件大小65KB,共14页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT33C804AJA-TE13概述

4K-Bit Secure Access Serial E2PROM

CAT33C804AJA-TE13规格参数

参数名称属性值
厂商名称Catalyst
零件包装代码SOIC
包装说明SOP,
针数16
Reach Compliance Codeunknown
ECCN代码EAR99
Is SamacsysN
其他特性100000 PROGRAM/ERASE CYCLES; 100 YEAR DATA RETENTION; CONFIGURABLE AS 256 X 16
最大时钟频率 (fCLK)4.9152 MHz
数据保留时间-最小值100
JESD-30 代码R-PDSO-G16
长度10.3 mm
内存密度4096 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量16
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织512X8
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
认证状态Not Qualified
座面最大高度2.65 mm
串行总线类型3-WIRE
最大供电电压 (Vsup)3.3 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度7.5 mm
最长写入周期时间 (tWC)12 ms
Base Number Matches1

文档预览

下载PDF文档
Preliminary
CAT33C804A
4K-Bit Secure Access Serial E
2
PROM
FEATURES
s
Single 3V Supply
s
Password READ/WRITE Protection: 1 to 8 Bytes
s
Memory Pointer WRITE Protection
s
Sequential READ Operation
s
256 x 16 or 512 x 8 Selectable Serial Memory
s
UART Compatible Asynchronous Protocol
s
Commercial, Industrial and Automotive
s
100,000 Program/Erase Cycles
s
I/O Speed: 9600 Baud
–Clock Frequency: 4.9152 MHz Xtal
s
Low Power Consumption:
–Active: 3 mA
–Standby: 250
µ
A
s
100 Year Data Retention
Temperature Ranges
DESCRIPTION
The CAT33C804A is a 4K-bit Serial E
2
PROM that safe-
guards stored data from unauthorized access by use of
a user selectable (1 to 8 byte) access code and a
movable memory pointer. Two operating modes provide
unprotected and password-protected operation allow-
ing the user to configure the device as anything from a
ROM to a fully protected no-access memory. The
CAT33C804A uses a UART compatible asynchronous
protocol and has a Sequential Read feature where data
can be sequentially clocked out of the memory array.
The device is available in 8-pin DIP or 16-pin SOIC
packages.
PIN CONFIGURATION
DIP Package (P)
CS
CLK
DI
DO
1
2
3
4
8
7
6
5
VCC
PE
ERR
GND
BLOCK DIAGRAM
SOIC Package (J)
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
NC
NC
VCC
PE
ERR
GND
NC
NC
5074 FHD F01
NC
NC
CS
CLK
DI
DO
NC
NC
VCC
GND
64-BIT ACCESS CODE
&
CONTROL BLOCK
SERIAL
COMMUNI-
CATION
BLOCK
PIN FUNCTIONS
Pin Name
CS
DO
(1)
CLK
DI
(1)
PE
ERR
V
CC
GND
Function
Chip Select
Serial Data Output
Clock Input
Serial Data Input
Parity Enable
Error Indication Pin
+3V Power Supply
Ground
DO
CLK
PE
CS
DI
4K-BIT EEPROM
ARRAY
R/W
BUFFER
ADDRESS
DECODER
INSTRUCTION
REGISTER
ERR
INSTRUCTION
DECODER
ADDRESS
REGISTER
STATUS
REGISTER
MEMORY
POINTER
Note:
(1) DI, DO may be tied together to form a common I/O.
© 1998 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
33C804 F02
1
Doc. No. 25044-00 2/98

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1298  593  570  2400  2063  48  55  2  13  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved