电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28C64BPA-15

产品描述64K-Bit CMOS PARALLEL E2PROM
产品类别存储    存储   
文件大小57KB,共12页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT28C64BPA-15概述

64K-Bit CMOS PARALLEL E2PROM

CAT28C64BPA-15规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码DIP
包装说明DIP, DIP28,.6
针数28
Reach Compliance Codeunknow
ECCN代码EAR99
最长访问时间150 ns
其他特性100000 PROGRAM/ERASE CYCLES; DATA RETENTION = 100 YEARS
命令用户界面NO
数据轮询YES
数据保留时间-最小值100
耐久性1000000 Write/Erase Cycles
JESD-30 代码R-PDIP-T28
JESD-609代码e0
长度36.695 mm
内存密度65536 bi
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量28
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织8KX8
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP28,.6
封装形状RECTANGULAR
封装形式IN-LINE
页面大小32 words
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
编程电压5 V
认证状态Not Qualified
座面最大高度5.08 mm
最大待机电流0.0001 A
最大压摆率0.03 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
切换位YES
宽度15.24 mm
最长写入周期时间 (tWC)5 ms

文档预览

下载PDF文档
CAT28C64B
64K-Bit CMOS PARALLEL E
2
PROM
FEATURES
s
Fast Read Access Times:
s
Commercial, Industrial and Automotive
– 120/150ns
s
Low Power CMOS Dissipation:
Temperature Ranges
s
Automatic Page Write Operation:
– Active: 25 mA Max.
– Standby: 100
µA
Max.
s
Simple Write Operation:
– 1 to 32 Bytes in 5ms
– Page Load Timer
s
End of Write Detection:
– On-Chip Address and Data Latches
– Self-Timed Write Cycle with Auto-Clear
s
Fast Write Cycle Time:
– Toggle Bit
DATA
Polling
s
100,000 Program/Erase Cycles
s
100 Year Data Retention
– 5ms Max.
s
CMOS and TTL Compatible I/O
s
Hardware and Software Write Protection
DESCRIPTION
The CAT28C64B is a fast, low power, 5V-only CMOS
Parallel E
2
PROM organized as 8K x 8-bits. It requires a
simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling and Toggle status bits signal the start and
end of the self-timed write cycle. Additionally, the
CAT28C64B features hardware and software write pro-
tection.
The CAT28C64B is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed to
endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC-
approved 28-pin DIP, 28-pin TSOP, 28-pin SOIC, or, 32-
pin PLCC package .
BLOCK DIAGRAM
A5–A12
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
8,192 x 8
E
2
PROM
ARRAY
32 BYTE PAGE
REGISTER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
LOGIC
I/O BUFFERS
TIMER
DATA POLLING
AND
TOGGLE BIT
COLUMN
DECODER
5094 FHD F02
I/O0–I/O7
A0–A4
ADDR. BUFFER
& LATCHES
© 1999 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25006-0A 2/98 P-1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 314  416  2745  2480  566  7  9  56  50  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved