电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3QV01EG-2148CDI8

产品描述Programmable Oscillators PROGRAMMABLE 5X7 OSCILLATOR
产品类别无源元件   
文件大小200KB,共23页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8N3QV01EG-2148CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N3QV01EG-2148CDI8 - - 点击查看 点击购买

8N3QV01EG-2148CDI8概述

Programmable Oscillators PROGRAMMABLE 5X7 OSCILLATOR

8N3QV01EG-2148CDI8规格参数

参数名称属性值
产品种类
Product Category
Programmable Oscillators
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
产品
Product
VCXO
封装 / 箱体
Package / Case
7 mm x 5 mm x 1.55 mm
长度
Length
7 mm
宽度
Width
5 mm
系列
Packaging
Cut Tape
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
1000
单位重量
Unit Weight
0.006562 oz

文档预览

下载PDF文档
Quad-Frequency Programmable
VCXO
IDT8N3QV01 Rev G
DATA SHEET
General Description
The IDT8N3QV01 is a Quad-Frequency Programmable VCXO with
very flexible frequency and pull-range programming capabilities.
The device uses IDT’s fourth generation FemtoClock® NG
technology for an optimum of high clock frequency and low phase
noise performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the 4 default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3QV01 can be programmed via the I
2
C
interface to any output clock frequency between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷N (N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and
N), reprogramming those registers to other frequencies under
control of FSEL0 and FSEL1 is supported. The extended
temperature range supports wireless infrastructure, tele-
communication and networking end equipment requirements. The
device is a member of the high-performance clock family from IDT.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), reprogrammable by I
2
C
I
2
C programming interface for the output clock frequency, APR
and internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
Absolute pull-range (APR) programmable from ±4.5 to
±754.5ppm
One 2.5V or 3.3V LVPECL differential clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz):
0.487ps (typical)
RMS phase jitter @ 156.25MHz (1kHz - 40MHz):
0.614ps (typical)
2.5V or 3.3V supply voltage modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
114.285 MHz
÷MINT,
MFRAC
2
VC
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
SDATA
SCLK
10
VC 1
OE 2
V
EE
3
4
FSEL0
9
8
7
V
CC
nQ
Q
5
6
A/D
7
25
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
7
IDT8N3QV01 Rev G
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3QV01GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
FSEL1
C语言问题。
C字符串函数 char *strstr(char *str1, const char *str2);传入的参数必须是char *p 现在我在stm32上定义了一个中文 GB2312编码的字符串 比如 unsigned char p="好好学习abcd" 现在需要 ......
yl20084784 stm32/stm8
串口中断接收GPS数据的问题
在用C8051F020发送GPS数据的时候发现的问题: 例如:(接收,串口1,9600波特率) $GPGGA,040002.000,3117.3760,N,12139.6764,E,1,07,2.2,41.7,M,8.4,M,,0000*5E $GPGSA,A,3,30,16,21,07,06,1 ......
king_dan 51单片机
关于官方USB例程105系列USB做虚拟串口的问题
当PC端一次发送为64个字节的整数倍数据时,STM32这端会多收到64字节数据, 用仿真器调试时观察发现,STM32端多进入一次接收中断 且多收到的数据与发送数据的最后64个字节数据一致!~ 请 ......
koko1314 stm32/stm8
LabVIEW 挑战达人 第一集 原来LabVIEW还可以干这个
原来LabVIEW还可以干个,真是大开眼界哦。http://v.youku.com/v_show/id_XMTg1ODI1OTUy.html...
academic 微控制器 MCU
Wince60下,USB第一次插入时拷贝大文件死机问题请教
Wince60,启动后第一次插入USB和PC连接,拷贝大点的文件比如mp3,很慢并且没考完连接就断开了。但小文件几百KB没问题。重新插拔一次以后就没问题了,请教一下各位有没有相关的经验。(不是插着U ......
YaoHui 嵌入式系统
【Perf-V评测】移植蜂鸟E203开源SOC到FPGA板
本帖最后由 cruelfox 于 2021-6-17 23:10 编辑   Perf-V开发板资料里面有E203 SOC移植好的工程,但是因为用的Vivado版本比我装的高,软件不能全部导进来,主要是因为其中两个Xilinx IP核的 ......
cruelfox FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 760  457  1870  1630  1004  20  7  29  1  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved