电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V36100L7-5PFGI

产品描述FIFO, 64KX36, 5ns, Synchronous, CMOS, PQFP128, GREEN, PLASTIC, TQFP-128
产品类别存储    存储   
文件大小367KB,共48页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

IDT72V36100L7-5PFGI概述

FIFO, 64KX36, 5ns, Synchronous, CMOS, PQFP128, GREEN, PLASTIC, TQFP-128

IDT72V36100L7-5PFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码QFP
包装说明LFQFP,
针数128
Reach Compliance Codecompli
ECCN代码EAR99
最长访问时间5 ns
其他特性RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE
周期时间7.5 ns
JESD-30 代码R-PQFP-G128
JESD-609代码e3
长度20 mm
内存密度2359296 bi
内存宽度36
湿度敏感等级3
功能数量1
端子数量128
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™
36-BIT FIFO
65,536 x 36
131,072 x 36
IDT72V36100
IDT72V36110
FEATURES:
Choose among the following memory organizations:
IDT72V36100
65,536 x 36
IDT72V36110
131,072 x 36
Higher density, 2Meg and 4Meg SuperSync II FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (PBGA Only)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (PBGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/
72V3670/72V3680/72V3690) family
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the PBGA package only.
D
0
-D
n
(x36, x18 or x9)
WEN
WCLK/WR
LD SEN
*
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
65,536 x 36
131,072 x 36
WRITE POINTER
FLAG
LOGIC
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
**
*
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY
SCAN)
*
OE
Q
0
-Q
n
(x36, x18 or x9)
REN
*
6117 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2008 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
OCTOBER 2008
DSC-6117/14

IDT72V36100L7-5PFGI相似产品对比

IDT72V36100L7-5PFGI IDT72V36100L6PFG8
描述 FIFO, 64KX36, 5ns, Synchronous, CMOS, PQFP128, GREEN, PLASTIC, TQFP-128 FIFO, 64KX36, 4ns, Synchronous, CMOS, PQFP128, PLASTIC, TQFP-128
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
零件包装代码 QFP QFP
包装说明 LFQFP, LFQFP,
针数 128 128
Reach Compliance Code compli compliant
ECCN代码 EAR99 EAR99
最长访问时间 5 ns 4 ns
其他特性 RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE RETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE
周期时间 7.5 ns 6 ns
JESD-30 代码 R-PQFP-G128 R-PQFP-G128
JESD-609代码 e3 e3
长度 20 mm 20 mm
内存密度 2359296 bi 2359296 bit
内存宽度 36 36
湿度敏感等级 3 3
功能数量 1 1
端子数量 128 128
字数 65536 words 65536 words
字数代码 64000 64000
工作模式 SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 70 °C
组织 64KX36 64KX36
可输出 YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFQFP LFQFP
封装形状 RECTANGULAR RECTANGULAR
封装形式 FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
并行/串行 PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260
认证状态 Not Qualified Not Qualified
座面最大高度 1.6 mm 1.6 mm
最大供电电压 (Vsup) 3.45 V 3.45 V
最小供电电压 (Vsup) 3.15 V 3.15 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL COMMERCIAL
端子面层 MATTE TIN MATTE TIN
端子形式 GULL WING GULL WING
端子节距 0.5 mm 0.5 mm
端子位置 QUAD QUAD
处于峰值回流温度下的最长时间 30 30
宽度 14 mm 14 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1288  1195  1078  1249  376  22  36  6  21  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved