电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C4261-15JCT

产品描述FIFO, 16KX9, 10ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32
产品类别存储    存储   
文件大小835KB,共18页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C4261-15JCT概述

FIFO, 16KX9, 10ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32

CY7C4261-15JCT规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFJ
包装说明QCCJ,
针数32
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间10 ns
其他特性RETRANSMIT
周期时间15 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e0
长度13.97 mm
内存密度147456 bit
内存宽度9
功能数量1
端子数量32
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX9
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度3.556 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.43 mm
Base Number Matches1

文档预览

下载PDF文档
16K/32K x 9 Deep Sync FIFOsCY7C4271CY7C4261
CY7C4261
CY7C4271
16K/32K x 9 Deep Sync FIFOs
Features
• High-speed, low-power, first-in first-out (FIFO)
memories
• 16K × 9 (CY7C4261)
• 32K × 9 (CY7C4271)
• 0.5-micron CMOS for optimum speed/power
• High-speed 100-MHz operation (10-ns read/write cycle
times)
• Low power — I
CC
= 35 mA
• Fully asynchronous and simultaneous read and write
operation
• Empty, Full, Half Full, and programmable Almost Empty
and Almost Full status flags
• TTL-compatible
• Output Enable (OE) pins
• Independent read and write enable pins
• Center power and ground pins for reduced noise
• Supports free-running 50% duty cycle clock inputs
• Width-Expansion Capability
• Military temp SMD Offering – CY7C4271-15LMB
• 32-pin PLCC/LCC and 32-pin TQFP
• Pin-compatible density upgrade to CY7C42X1 family
• Pin-compatible density upgrade to
IDT72201/11/21/31/41/51
• Pb-Free Packages Available
Functional Description
The CY7C4261/71 are high-speed, low-power FIFO
memories with clocked read and write interfaces. All are nine
bits wide. The CY7C4261/71 are pin-compatible to the
CY7C42X1 Synchronous FIFO family. The CY7C4261/71 can
be cascaded to increase FIFO width. Programmable features
include Almost Full/Almost Empty flags. These FIFOs provide
solutions for a wide variety of data buffering needs, including
high-speed data acquisition, multiprocessor interfaces, and
communications buffering.
These FIFOs have 9-bit input and output ports that are
controlled by separate clock and enable signals. The input port
is controlled by a free-running clock (WCLK) and two
write-enable pins (WEN1, WEN2/LD).
When WEN1 is LOW and WEN2/LD is HIGH, data is written
into the FIFO on the rising edge of the WCLK signal. While
WEN1, WEN2/LD is held active, data is continually written into
the FIFO on each WCLK cycle. The output port is controlled in
a similar manner by a free-running read clock (RCLK) and two
read enable pins (REN1, REN2). In addition, the CY7C4261/71
has an output enable pin (OE). The read (RCLK) and write
(WCLK) clocks may be tied together for single-clock operation
or the two clocks may be run independently for asynchronous
read/write applications. Clock frequencies up to 100 MHz are
achievable. Depth expansion is possible using one enable
input for system control, while the other enable is controlled by
expansion logic to direct the flow of data.
Logic Block Diagram
D
0–8
INPUT
REGISTER
Pin Configuration
D
1
D
0
PAF
PAE
GND
REN1
RCLK
REN2
OE
EF
PAE
PAF
FF
PLCC/LCC
Top View
4 3 2 1 32 31 30
29
5
28
6
27
7
8
CY7C4261
26
9
25
CY7C4271
24
10
11
23
22
12
21
13
14 15 16 17 18 19 20
EF
FF
Q
0
Q
1
Q
2
D
2
D
3
D
4
D
5
D
6
D
7
D
8
WCLK WEN1 WEN2/LD
FLAG
PROGRAM
REGISTER
WRITE
CONTROL
FLAG
LOGIC
RAM
ARRAY
16K x 9
32K x 9
RS
WEN1
WCLK
WEN2/LD
V
CC
Q
8
Q
7
Q
6
Q
5
WRITE
POINTER
READ
POINTER
D
1
1
2
3
4
5
6
7
8
32 31 30 29 28 27 26 25
24
23
22
21
20
19
18
17
9 10 11 12 13 14 15 16
WEN1
WCLK
WEN2/LD
V
CC
Q
8
Q
7
Q
6
Q
5
D
0
PAF
PAE
RS
RESET
LOGIC
THREE-STATE
OUTPUT REGISTER
OE
Q
0–8
READ
CONTROL
GND
REN1
RCLK
REN2
CY7C4261
CY7C4271
RCLK REN1 REN2
OE
EF
FF
Q
0
Q
1
Q
2
Cypress Semiconductor Corporation
Document #: 38-06015 Rev. *C
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised August 2, 2005
Q
3
Q
4
RS
D
2
D
3
D
4
D
5
D
6
D
7
D
8
TQFP
Top View
Q
3
Q
4
诚聘Win CE应用软件工程师
工作地点:长沙应聘条件:1.两年以上工作经验,熟悉C/C++;2.有Windows或者Win CE应用软件开发经验;3.有MFC和GDI开发经验优先。待遇:提供有竞争力的薪水。联系方式:Email:ahowei@sina.com手 ......
ahowei 求职招聘
VCA810幅频特性曲线为何13M左右出现严重尖峰
本帖最后由 paulhyde 于 2014-9-15 03:14 编辑 今天做了两块相同的VCA810的板子,但都出现了一个严重的情况,就是在扫频仪输出的幅频特性曲线中13M的地方出现了严重的尖峰 输入信号为10mV左右 ......
lhl19891220 电子竞赛
别人的导航软件的手写输入在我定制的CE平台上识别不了,为什么?跟平台定制有关没?CE组件没加?
别人的导航软件的手写输入在我定制的CE平台上识别不了,为什么?跟平台定制有关没?CE组件没加?...
greylove 嵌入式系统
4.2升级到5.0的BSP,中断问题
小弟目前尝试在做BSP的移植,使用了wince5.0的内核,和从4.2升级而来的bsp,我想把5.0 PUBLIC目录下的SD卡驱动移植过来,可是始终不成功,有以下几点疑惑: (1)看帖理解是中断的问题导致SDHC ......
foster 嵌入式系统
有用gsoap在arm-linux下实现soap协议的吗?
有用gsoap在arm-linux下实现soap协议的吗?,在linux下实现没问题,但是就是换了交叉编译器arm-linux以后就出现了问题...
mn14174 Linux开发
【 低功耗】现代FPGA设计的能源优化方案
现代FPGA设计的能源优化方案74915...
hangsky FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1070  2354  1529  1838  110  35  24  13  15  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved