电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC2G74DC125

产品描述Tantalum Capacitors - Solid SMD 25volts 68uF 20%
产品类别半导体    逻辑   
文件大小828KB,共25页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

74LVC2G74DC125在线购买

供应商 器件名称 价格 最低购买 库存  
74LVC2G74DC125 - - 点击查看 点击购买

74LVC2G74DC125概述

Tantalum Capacitors - Solid SMD 25volts 68uF 20%

74LVC2G74DC125规格参数

参数名称属性值
产品种类
Product Category
Flip Flops
制造商
Manufacturer
NXP(恩智浦)
RoHSDetails
Number of Circuits1
Logic FamilyLVC
Logic TypeCMOS
PolarityInverting/Non-Inverting
Input TypeSingle-Ended
传播延迟时间
Propagation Delay Time
3.5 ns
High Level Output Current- 32 mA
电源电压-最大
Supply Voltage - Max
5.5 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOT-765
系列
Packaging
Reel
系列
Packaging
MouseReel
系列
Packaging
Cut Tape
高度
Height
0.85 mm
长度
Length
2.1 mm
Number of Input Lines1
Number of Output Lines1
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V, 5 V
Quiescent Current100 uA
Reset TypeSet, Reset
Factory Pack Quantityduftezwbyubyyqzuacyswfcqucafbuxyywcs3000
电源电压-最小
Supply Voltage - Min
1.65 V
宽度
Width
2.4 mm

文档预览

下载PDF文档
74LVC2G74
Single D-type flip-flop with set and reset; positive edge trigger
Rev. 11 — 15 December 2016
Product data sheet
1. General description
The 74LVC2G74 is a single positive-edge triggered D-type flip-flop with individual data (D)
inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q
outputs.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing damaging backflow current through the device
when it is powered down.
The set and reset are asynchronous active LOW inputs and operate independently of the
clock input. Information on the data input is transferred to the Q output on the
LOW-to-HIGH transition of the clock pulse. The D inputs must be stable, one set-up time
prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt-trigger action at all inputs makes the circuit highly tolerant of slower input rise and
fall times.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant inputs for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
24
mA output drive (V
CC
= 3.0 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2402  1150  2117  2796  416  38  31  11  44  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved