电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

85356AMILFT

产品描述Clock Drivers u0026 Distribution 2:1 Diff-to-3.3V LVPECL/ECL Clk Mux
产品类别半导体    模拟混合信号IC   
文件大小524KB,共15页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

85356AMILFT在线购买

供应商 器件名称 价格 最低购买 库存  
85356AMILFT - - 点击查看 点击购买

85356AMILFT概述

Clock Drivers u0026 Distribution 2:1 Diff-to-3.3V LVPECL/ECL Clk Mux

85356AMILFT规格参数

参数名称属性值
产品种类
Product Category
Clock Drivers & Distribution
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOIC-20
系列
Packaging
Reel
高度
Height
2.34 mm
长度
Length
12.8 mm
工厂包装数量
Factory Pack Quantity
1000
宽度
Width
7.6 mm
单位重量
Unit Weight
0.028254 oz

文档预览

下载PDF文档
2:1, Differential-to-3.3V Dual
LVPECL/ECL Clock Multiplexer
85356
DATA SHEET
General Description
The 85356 is a dual 2:1 Differential-to-LVPECL Multiplexer. The
device has both common select and individual select inputs. When
COM_SEL is logic High, the CLKxx input pairs will be passed to the
output. When COM_SEL is logic Low, the output is determined by
the setting of the SEL0 pin for channel 0 and the SEL1 pin for
Channel 1.
The differential input has a common mode range that can accept
most differential input types such as LVPECL, LVDS, LVHSTL,
SSTL, and HCSL. The 85356 can therefore be used as a differential
translator to translate almost any differential input type to LVPECL. It
can also be used in ECL mode by setting V
CC
= 0V and V
EE
to -3.0V
to - 3.8V.
The 85356 adds negligible jitter to the input clock and can operate at
high frequencies in excess of 900MHz thus making
it ideal for use in demanding applications such as SONET,
Fibre Channel, 1 Gigabit/10 Gigabit Ethernet.
Features
High speed differential muliplexer. The device can be configured
as a 2:1 multiplexer
Dual 3.3V LVPECL outputs
Selectable differential CLKx/nCLKx input pairs
Differential CLKx/nCLKx pairs can accept the following interface
levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
Output frequency: 900MHz (typical)
Translates any single-ended input signal to 3.3V LVPECL levels
with resistor bias on nCLKx input
Output skew: 75ps (typical)
Propagation delay: 1.15ns (typical)
LVPECL mode operating voltage supply range:
V
CC
= 3V to 3.8V, V
EE
= 0V
ECL mode operating voltage supply range:
V
CC
= 0V, V
EE
= -3V to -3.8V
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
Block Diagram
CLK0A
Pulldown
nCLK0A
Pullup
Pin Assignment
Q0
nQ0
CLK0A
nCLK0A
nc
CLK0B
nCLK0B
CLK1A
nCLK1A
nc
CLK1B
nCLK1B
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
Q0
nQ0
SEL0
COM_SEL
SEL1
V
CC
Q1
nQ1
V
EE
0
CLK0B
Pulldown
CLK0B
Pullup
1
SEL0
Pullup
COM_SEL
Pulldown
SEL1
Pullup
CLK1A
Pulldown
nCLK1A
Pullup
CLK1B
Pulldown
CLK1B
Pullup
85356
0
Q1
nQ1
1
20-Lead SOIC
7.5mm x 12.8mm x 2.3mm package body
M Package
Top View
85356
20-Lead TSSOP
6.5mm x 4.4mm x 0.92mm package body
G Package
Top View
85356 Rev C 1/5/15
1
©2015 Integrated Device Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 548  559  1365  1110  1896  6  20  28  1  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved