电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MK50H25DIP

产品描述HIGH SPEED LINK LEVEL CONTROLLER
文件大小417KB,共64页
制造商ST(意法半导体)
官网地址http://www.st.com/
下载文档 选型对比 全文预览

MK50H25DIP概述

HIGH SPEED LINK LEVEL CONTROLLER

文档预览

下载PDF文档
MK50H25
HIGH SPEED
LINK LEVEL CONTROLLER
ADVANCE DATA
SECTION 1 - FEATURES
System clock rate up to 33 MHz (MK50H25 -
33), 25 MHz (MK50H25 - 25), or 16 MHz
(MK50H25 - 16).
Data rate up to 20 Mbps continuous
(MK50H25 - 33) or up to 51 Mbps bursted
On chip DMA control with programmable burst
length.
DMA transfer rate of up to 13.3 Mbytes/sec us-
ing optional 5 SYSCLK DMA cycle (150 nS) at
33 MHz SYSCLK.
Complete Level 2 implementation compatible
with X.25 LAPB, ISDN LAPD, X.32, and X.75
Protocols.
Handles all error recovery, sequencing, and S
and U frame control.
Pin-for-pin and architecturally compatible with
MK5025 (X.25/LAPD), MK5027 (CCS#7) and
MK5029(SDLC).
Buffer Management includes:
- Initialization Block
- Separate Receive and Transmit Rings
- Variable Descriptor Ring and Window Sizes.
Separate 64-byte Transmit and Receive FIFO.
Programmable Transmit FIFO hold-off water-
mark.
Handles all HDLC frame formatting:
- Zero bit insertion and deletion
- FCS (CRC) generation and detection
- Frame delimiting with flags
Programmable Single or Extended Address
and Control fields.
Five programmable timer/counters: T1, T3,
TP, N1, N2
Programmable minimum frame spacing on
transmission (number of flags between
frames).
- Programmable from 1 to 62 flags between
frames
Selectable FCS (CRC) of 16 or 32 bits, and
passing of entire FCS to buffer.
Testing Facilities:
- Internal Loopback
- Silent Loopback
- Optional Internal Data Clock Generation
- Self Test.
Programmable for full or half duplex operation
July 1994
DIP48
PLCC 52
Programmable Watchdog Timers for RCLK
and TCLK (to detect absence of data clocks)
Option causing received data to effectively be
odd-byte aligned, in addition to standard even-
byte alignment.
Available in 52 pin PLCC, 84 pin PLCC(for use
with external ROM), or 48 pin DIP packages.
SECTION 2 - INTRODUCTION
The SGS - Thomson MK502H5 Link Level Con-
troller is a VLSI semiconductor device which pro-
vides complete link level data communications
control conforming to the 1984 and 1988 CCITT
versions of X.25. The MK50H25 will perform
frame formating including: frame delimiting with
flags, transparency (so-called ”bit-stuffing”), error
recovery by retransmission, sequence number
control, S (supervisory) and U (unnumbered)
frame control, plus FCS (CRC) generation and
detection. The MK50H25 also supports X.75 and
X.32 (with its XID frame support), as well as sin-
gle channel ISDN LAPD (with its support of UI
frames and extended addressing capabilities).
1/64

MK50H25DIP相似产品对比

MK50H25DIP MK50H25PLCC MK50H25 MK50H25Q
描述 HIGH SPEED LINK LEVEL CONTROLLER HIGH SPEED LINK LEVEL CONTROLLER HIGH SPEED LINK LEVEL CONTROLLER HIGH SPEED LINK LEVEL CONTROLLER
建立电子电器实验室,对环境有什么要求,比如温度湿度防静电等?
各位高手,这个筹建一电子电器实验室,想了解对于此试验室的环境要求,在此实验室将进行电子电器件的储存及使用,电路板的焊接,电子装置的调试装配等。 ...
zimiaoxinghan 测试/测量
很实用的spwm制作
本帖最后由 paulhyde 于 2014-9-15 03:28 编辑 最近在做spwm 收集了一些资料 ...
woshichild 电子竞赛
北京:测试工程师
(北京) 1、测试工程师 1.Bachelor degree or equivalent course in Software/Electronics/Automation control 2.Above 1 or 2 years of working experience,experience in a multi-cultu ......
nlinger 嵌入式系统
GSM收发SMS问题
最近在研究利用GSM模块收发SMS的课题,发现当发送一条“AT+CMGS=021”命令后,回显得字符只有“AT+=021....”,中间缺少了“CMGS“,请问各位大虾是什么原因?短信息能正常发出。用的是TC35i,其 ......
Essen 嵌入式系统
提问+能不能分享一些画pcb的经验
说说第一次正式画pcb的感受:以前用altium designer画过pcb,画得都比较简单,一般都是双列直插的,很少有贴片,由于电路比较简单,因此,自己手工布线也很容易,当时觉得画pcb也挺容易的 ......
hjl240 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2920  671  426  270  2736  49  4  11  23  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved