电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3558S133PFI

产品描述ZBT SRAM, 256KX18, 4.2ns, CMOS, PQFP100, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小499KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V3558S133PFI概述

ZBT SRAM, 256KX18, 4.2ns, CMOS, PQFP100, PLASTIC, TQFP-100

71V3558S133PFI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明PLASTIC, TQFP-100
针数100
Reach Compliance Codenot_compliant
ECCN代码3A991
最长访问时间4.2 ns
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.045 A
最小待机电流3.14 V
最大压摆率0.31 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
x
x
IDT71V3556S
IDT71V3558S
IDT71V3556SA
IDT71V3558SA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
x
x
x
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance b urst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2002
1
©2002 Integrated Device Technology, Inc.
DSC-5281/07
请教求购贴片变压器
菜鸟求助: 本人近来设计微波器件要用到变压器,作为微波网络的一部分,是用在高频(三四百兆以上,最好上G)弱电(豪伏、微安级别)上的。也曾想过用电容电感网络来代替变压器但是效果不好。 ......
yxm 无线连接
c8051单片机不能进入串口中断
我用的C8051单片机,现在串口0能正常收发,但串口1能发数据但不能进入接收中断,下面是软件代码,麻烦各位前辈帮我看看。 void UARTInit(void) { PCON = 0x90; // SMOD0 = 1禁 ......
fancyland 51单片机
虚拟示波器使用时必须注意的几个问题
虚拟示波器因具有波形触发、存储、显示、测量、波形数据分析处理等独特优点,其使用日益普及。由于虚拟示波器与模拟示波器之间存在较大的性能差异,如果使用不当,会产生较大的测量误差,从而影 ......
测试/测量
DSP_28335_SCI_FIFO收发实验
利用串口助手 SCIA口自收自发,串口助手发送12个字符,会触发一次接收中断,在中断服务函数中,将数据发回串口助手,自己改写的程序,亲测好用 图为实验结果截图 516073 下为实验代码 /** ......
fish001 DSP 与 ARM 处理器
求fpga驱动LCD1602的思路
最近一直在调这个液晶,初步算是可以显示字符了,我用的一段式状态机,初始化和字符显示都在一个状态机里边,现在的问题是,我要用它显示一行字符,我无法做到当数据有变化时才刷新液晶显示,现 ......
kobe1941 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1912  673  1354  2222  2491  43  54  39  9  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved