电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V06L15JI

产品描述512 X 9 OTHER FIFO, 25 ns, PQCC32
产品类别存储   
文件大小132KB,共12页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT72V06L15JI概述

512 X 9 OTHER FIFO, 25 ns, PQCC32

IDT72V06L15JI规格参数

参数名称属性值
功能数量1
端子数量32
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压3.6 V
最小供电/工作电压3 V
额定供电电压3.3 V
最大存取时间25 ns
加工封装描述塑料, LCC-32
状态ACTIVE
工艺CMOS
包装形状矩形的
包装尺寸芯片 CARRIER
表面贴装Yes
端子形式J BEND
端子间距1.27 mm
端子涂层锡 铅
端子位置
包装材料塑料/环氧树脂
温度等级INDUSTRIAL
内存宽度9
组织512 × 9
存储密度4608 deg
操作模式ASYNCHRONOUS
位数512 words
位数512
周期35 ns
内存IC类型其他先进先出

文档预览

下载PDF文档
3.3 VOLT CMOS ASYNCHRONOUS FIFO
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9, 16,384 x 9
IDT72V01, IDT72V02
IDT72V03, IDT72V04
IDT72V05, IDT72V06
FEATURES:
DESCRIPTION:
The IDT72V01/72V02/72V03/72V04/72V05/72V06 are dual-port FIFO
memories that operate at a power supply voltage (Vcc) between 3.0V and 3.6V.
Their architecture, functional operation and pin assignments are identical to
those of the IDT7201/7202/7203/7204/7205/7206. These devices load and
empty data on a first-in/first-out basis. They use Full and Empty flags to prevent
data overflow and underflow and expansion logic to allow for unlimited
expansion capability in both word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins. The devices have a maximum data access time as fast as 25 ns.
The devices utilize a 9-bit wide data array to allow for control and parity bits
at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. They also feature a Retransmit (RT) capability that allows for
reset of the read pointer to its initial position when
RT
is pulsed LOW to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using IDT’s high-speed CMOS technology. It
has been designed for those applications requiring asynchronous and simul-
taneous read/writes in multiprocessing and rate buffer applications.
3.3V family uses less power than the 5 Volt 7201/7202/7203/7204/
7205/7206 family
512 x 9 organization (72V01)
1,024 x 9 organization (72V02)
2,048 x 9 organization (72V03)
4,096 X 9 organization (72V04)
8,192 x 9 organization (72V05)
16,384 X 9 organization (72V06)
Functionally compatible with 720x family
Low-power consumption
— Active: 180 mW (max.)
— Power-down: 18 mW (max.)
15 ns access time
Asynchronous and simultaneous read and write
Fully expandable by both word depth and/or bit width
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
Available in 32-pin PLCC
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(D
0-
D
8
)
W
WRITE
CONTROL
WRITE
POINTER
RAM
ARRAY
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
16,384 x 9
READ
POINTER
R
READ
CONTROL
THREE-
STATE
BUFFERS
DATA OUTPUTS
(Q
0-
Q
8
)
RS
RESET
LOGIC
FL/RT
FLAG
LOGIC
EXPANSION
LOGIC
EF
FF
XI
XO/HF
3033 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MAY 2003
DSC-3033/3
ASCII码对照
ASCII码对照,朋友们谁要? 本帖最后由 西门 于 2009-5-12 18:29 编辑 ]...
西门 单片机
请各位多多指教!
小弟刚出道遇到如下电路不知如何系统分析请多指教: 此图当中的振荡电路与磁棒是如何工作的? 整流电路是否受振荡电路中正弦波输出导至磁场加强,整流电路有感应电压、电流输入进而放大 ......
CXYE 模拟电子
EEWORLD要出台历了,你出创意 我来做!
好消息:victory:EEWORLD就要出2014年定制台历了,现面向广大网友征集创意! 即日起,带着你的想法、创意、思路放马过来吧,只要你能跟帖说明这个台历的设计思路即可,无论是简约时尚 ......
eric_wang 聊聊、笑笑、闹闹
刚入行的电源工程师,在迷茫中一定要继续前行!
转一篇网络上看到的一个电源工程师的话,大家可以了解下。 ------------------------------------------------------------------------ 回想自己刚开始做电源学习阶段,Buck、Boost、Flyba ......
木犯001号 电源技术
想通过FPGA连接固定电话,通过拨号上网上网方式传数据。。大虾进来看看呀!在线等..g
想通过FPGA连接电话里面的MODEM,然后通过控制MODEM的拨号上网,向某一个固定的IP传输数据。。看网上有人用PPP协议做过,还有人拿SIP协议做过。 问问大虾们,有什么方案没?感谢,在线等待中。 ......
子曰1988 FPGA/CPLD
多年模拟IC工程师对模拟的理解!!!(经典)
多年模拟IC工程师对模拟的理解!!!(经典)...
linda_xia 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1593  695  779  724  2352  33  14  16  15  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved