电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3559S75BQ

产品描述SRAM 256K X 18 3.3V I/O ZBT FT
产品类别存储   
文件大小301KB,共28页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V3559S75BQ在线购买

供应商 器件名称 价格 最低购买 库存  
71V3559S75BQ - - 点击查看 点击购买

71V3559S75BQ概述

SRAM 256K X 18 3.3V I/O ZBT FT

71V3559S75BQ规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
Memory Size4 Mbit
Organization256 k x 18
Access Time7.5 ns
Maximum Clock Frequency100 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max275 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
CABGA-165
系列
Packaging
Tray
高度
Height
1.2 mm
长度
Length
15 mm
Memory TypeSDR
Moisture SensitiveYes
工作温度范围
Operating Temperature Range
0 C to + 70 C
工厂包装数量
Factory Pack Quantity
136
类型
Type
Synchronous
宽度
Width
13 mm

文档预览

下载PDF文档
Features
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter,
Flow-Through Outputs
IDT71V3557S
IDT71V3559S
IDT71V3557SA
IDT71V3559SA
Description
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates
the need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V (±5%) I/O Supply (V
DDQ
)
Optional Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array (fBGA)
The IDT71V3557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36/256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V3557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three is not asserted
when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will
be completed. The data bus will tri-state one cycle after chip is de-
selected or a write is initiated.
The IDT71V3557/59 have an on-chip burst counter. In the burst
mode, the IDT71V3557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V3557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5282 tbl 01
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
1
©2009 Integrated Device Technology, Inc.
FEBRUARY 2009
DSC-5282/09
jlink的usb插上电脑,不停闪烁
今天插上仿真器的数据线,突然出现指示灯不停闪烁,频率差不多是10hz。点击擦除芯片,出现:can not connect to j-link via usb。failed to connectcould not erase chip,not connected擦出按 ......
ienglgge 单片机
单片机教程+汇编语言
很适合我们这些初学者:)...
林发扬 51单片机
EEWorld邀你来拆解(第五期)—— Gosund CP5 Pro智能排插拆解报告
目录 622920 帖子链接汇总 ...
mars4zhu 电源技术
【Arm Linux】如何在kernel中加入测试pin
环境说明:CPU(imx6) 问题: 在uboot中可以添加如下代码,来控制测试pin拉高。 *(volatile unsigned long*) 0x020A4000 |= (0x200000); (数据输出值) ......
zjk200 ARM技术
高频非接触智能卡终端
基于瑞萨电子RL78/G14评估板,扩展基于复旦微电子FM1701的低成本非接触智能卡终端,读写mafire卡,以及兼容的系列非接触智能卡。 本帖最后由 gxliu08 于 2013-8-9 20:25 编辑 ]...
gxliu08 瑞萨MCU/MPU
振动方向与波的传播方向是不是像虎门大桥的律动
首先什么是模式,模式就是没有激励源条件下的Maxwell方程的解。 T是transverse 的缩写,本意为“横向”。在模式中特指“与传输方向垂直的方向”。举例,若波导中电 ......
btty038 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1857  1951  1687  316  308  55  56  1  40  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved