SPN3458
N-Channel Enhancement Mode MOSFET
DESCRIPTION
The SPN3458 is the N-Channel logic enhancement mode
power field effect transistors are produced using high cell
density , DMOS trench technology.
This high density process is especially tailored to
minimize on-state resistance.
These devices are particularly suited for low voltage
application such as cellular phone and notebook
computer power management and other battery powered
circuits, and low in-line power loss are needed in a very
small outline surface mount package.
FEATURES
60V/5.0A,R
DS(ON)
= 115Ω@V
GS
=10V
60V/4.5A,R
DS(ON)
= 125Ω@V
GS
=4.5V
Super high density cell design for extremely low
R
DS (ON)
Exceptional on-resistance and maximum DC
current capability
TSOP-6P package design
APPLICATIONS
Power Management in Note book
Portable Equipment
Battery Powered System
DC/DC Converter
Load Switch
DSC
LCD Display inverter
PIN CONFIGURATION( TSOP– 6P )
PART MARKING
2008/12/31
Ver.1
Page 1
SPN3458
N-Channel Enhancement Mode MOSFET
PIN DESCRIPTION
Pin
1
2
3
4
5
6
ORDERING INFORMATION
Part Number
SPN3458ST6RGB
Package
TSOP-6P
Part
Marking
58YW
Symbol
D
D
G
S
D
D
Description
Drain
Drain
Gate
Source
Drain
Drain
※
Week Code : A ~ Z( 1 ~ 26 ) ; a ~ z( 27 ~ 52 )
※
SPN3458ST6RG : Tape Reel ; Pb – Free ; Halogen – Free
ABSOULTE MAXIMUM RATINGS
(T
A
=25
℃
Unless otherwise noted)
Parameter
Drain-Source Voltage
Gate –Source Voltage
Continuous Drain Current(T
J
=150
℃
)
Pulsed Drain Current
Continuous Source Current(Diode Conduction)
Power Dissipation
Operating Junction Temperature
Storage Temperature Range
Thermal Resistance-Junction to Ambient
T
A
=25℃
T
A
=70℃
T
A
=25℃
T
A
=70℃
Symbol
V
DSS
V
GSS
I
D
I
DM
I
S
P
D
T
J
T
STG
R
θJA
Typical
60
±20
5.0
4.0
10
2.0
2.0
1.3
150
-55/150
90
Unit
V
V
A
A
A
W
℃
℃
℃
/W
2008/12/31
Ver.1
Page 2
SPN3458
N-Channel Enhancement Mode MOSFET
ELECTRICAL CHARACTERISTICS
(T
A
=25
℃
Unless otherwise noted)
Parameter
Static
Drain-Source Breakdown Voltage
Gate Threshold Voltage
Gate Leakage Current
Zero Gate Voltage Drain Current
On-State Drain Current
Drain-Source On-Resistance
Forward Transconductance
Diode Forward Voltage
Dynamic
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Turn-On Time
Turn-Off Time
Symbol
Conditions
Min.
Typ
Max.
Unit
V
(BR)DSS
V
GS
=0V,I
D
=250uA
V
GS(th)
V
DS
=V
GS
,I
D
=250uA
I
GSS
I
DSS
I
D(on)
R
DS(on)
gfs
V
SD
V
DS
=0V,V
GS
=±20V
V
DS
=60V,V
GS
=0.0V
V
DS
=60V,V
GS
=0.0V
T
J
=55℃
V
DS
≧4.5V,V
GS
=4.5V
V
GS
= 10V,I
D
=5.0A
V
GS
=4.5V,I
D
=4.5A
V
DS
=15V,I
D
=4.0A
I
S
=2.5A,V
GS
=0V
60
0.5
1.5
±100
1
10
10
0.106
0.118
12
0.8
0.115
0.125
1.2
V
nA
uA
A
Ω
S
V
Q
g
Q
gs
Q
gd
C
iss
C
oss
C
rss
t
d(on)
t
r
t
d(off)
t
f
V
DS
=30V, V
GS
=4.5V
I
D
≡4.0A
4.0
1.2
1.0
320
42
20
6
6
nC
V
DS
=30V, V
GS
=0V
f=1MHz
pF
10
20
30
15
ns
V
DD
=30V ,R
L
=12Ω
I
D
≡2.5A,V
GEN
=10V
R
G
=6Ω
12
18
10
2008/12/31
Ver.1
Page 3