ESMT
DDR SDRAM
Features
Double-data-rate architecture, two data transfers per clock cycle
Bi-directional data strobe (DQS)
Differential clock inputs (CLK and CLK )
DLL aligns DQ and DQS transition with CLK transition
Four bank operation
CAS Latency : 2, 2.5, 3
Burst Type : Sequential and Interleave
Burst Length : 2, 4, 8
M13S64164A (2Y)
Automotive Grade
1M x 16 Bit x 4 Banks
Double Data Rate SDRAM
All inputs except data & DM are sampled at the rising edge of the system clock (CLK)
Data I/O transitions on both edges of data strobe (DQS)
DQS is edge-aligned with data for READs; center-aligned with data for WRITEs
Data mask (DM) for write masking only
V
DD
= 2.5V
±
0.2V, V
DDQ
= 2.5V
±
0.2V
15.6us refresh interval for V grade; 3.9us refresh interval for VA grade
Auto & Self refresh (self refresh is not supported for VA grade)
2.5V I/O (SSTL_2 compatible)
Elite Semiconductor Memory Technology Inc.
Publication Date : Oct. 2012
Revision : 1.0
1/49
ESMT
Ordering Information
Product ID
Max Freq.
Package
M13S64164A (2Y)
Automotive Grade
Comments
Automotive range (V): -40℃ to +85℃
M13S64164A-4TVG2Y
M13S64164A-5TVG2Y
M13S64164A-6TVG2Y
M13S64164A-4BVG2Y
M13S64164A-5BVG2Y
M13S64164A-6BVG2Y
250MHz (DDR500)
200MHz (DDR400)
166MHz (DDR333)
250MHz (DDR500)
200MHz (DDR400)
166MHz (DDR333)
60 Ball BGA
Pb-free
66 pin TSOPII
Automotive range (VA): -40℃ to +105℃
M13S64164A-4TVAG2Y
M13S64164A-5TVAG2Y
M13S64164A-6TVAG2Y
M13S64164A-4BVAG2Y
M13S64164A-5BVAG2Y
M13S64164A-6BVAG2Y
250MHz (DDR500)
200MHz (DDR400)
166MHz (DDR333)
250MHz (DDR500)
200MHz (DDR400)
166MHz (DDR333)
60 Ball BGA
66 pin TSOPII
Pb-free
Functional Block Diagram
CLK
CLK
CKE
Address, BA
Mode Register &
Extended Mode
Register
Clock
Generator
Bank D
Bank C
Bank B
Row Decoder
Row
Address
Buffer
&
Refresh
Counter
Bank A
DQS
Sense Amplifier
DM
Command Decoder
CAS
WE
Data Control Circuit
Input & Output
Buffer
Latch Circuit
RAS
Control Logic
CS
Column
Address
Buffer
&
Refresh
Counter
Column Decoder
DQ
CLK, CLK
DLL
Elite Semiconductor Memory Technology Inc.
Publication Date : Oct. 2012
Revision : 1.0
2/49
ESMT
PIN CONFIGURATION (TOP VIEW)
(TSOPII 66L, 400milX875mil Body, 0.65mm Pin Pitch)
M13S64164A (2Y)
Automotive Grade
BALL CONFIGURATION (TOP VIEW)
(BGA60, 8mmX13mmX1.2mm Body, 0.8mm Ball Pitch)
V
DD
DQ0
V
DDQ
DQ1
DQ2
V
SSQ
DQ3
DQ4
V
DDQ
DQ5
DQ6
V
SSQ
DQ7
NC
V
DDQ
LDQS
NC
V
DD
NC
LDM
WE
CAS
RAS
CS
NC
BA0
BA1
A10/AP
A0
A1
A2
A3
V
DD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
V
SS
DQ15
V
SSQ
DQ14
DQ13
V
DDQ
DQ12
DQ11
V
SSQ
DQ10
DQ9
V
DDQ
DQ8
NC
V
SSQ
UDQS
NC
V
REF
V
SS
UDM
CLK
CLK
CKE
NC
NC
A11
A9
A8
A7
A6
A5
A4
V
SS
1
A
V
SSQ
2
DQ15
V
DDQ
V
SSQ
V
DDQ
V
SSQ
V
SS
CLK
NC
A11
A8
A6
A4
3
V
SS
DQ13
DQ11
DQ9
UDQS
UDM
CLK
CKE
A9
A7
A5
V
SS
7
V
DD
DQ2
DQ4
DQ6
LDQS
LDM
WE
RAS
BA1
A0
A2
V
DD
8
DQ0
V
SSQ
V
DDQ
V
SSQ
V
DDQ
V
DD
CAS
CS
BA0
A10/AP
9
V
DDQ
DQ1
DQ3
DQ5
DQ7
NC
B
DQ14
C
D
E
F
G
H
J
K
L
M
DQ12
DQ10
DQ8
V
REF
A1
A3
Pin Description
Pin Name
Function
Address inputs
- Row address A0~A11
- Column address A0~A7
A10/AP: AUTO Precharge
BA0, BA1: Bank selects (4 Banks)
Data-in/Data-out
Row address strobe
Column address strobe
Write enable
Ground
Power
Pin Name
Function
DM is an input mask signal for write data.
LDM corresponds to the data on DQ0~DQ7;
UDM correspond to the data on DQ8~DQ15.
Clock input
Clock enable
Chip select
Supply Voltage for DQ
Ground for DQ
Reference Voltage for SSTL_2
No connection
A0~A11,
BA0, BA1
LDM, UDM
DQ0~DQ15
RAS
CAS
WE
CLK, CLK
CKE
CS
V
DDQ
V
SSQ
V
REF
NC
V
SS
V
DD
Bi-directional Data Strobe.
LDQS, UDQS LDQS corresponds to the data on DQ0~DQ7;
UDQS correspond to the data on DQ8~DQ15.
Elite Semiconductor Memory Technology Inc.
Publication Date : Oct. 2012
Revision : 1.0
3/49
ESMT
Absolute Maximum Rating
Parameter
Voltage on V
DD
& V
DDQ
supply relative to V
SS
Voltage on inputs relative to V
SS
Voltage on I/O pins relative to V
SS
Operating ambient temperature
Storage temperature
Power dissipation
Short circuit current
Note:
Symbol
V
DD
, V
DDQ
V
INPUT
V
IO
T
A
(V grade)
T
A
(VA grade)
T
STG
P
D
I
OS
M13S64164A (2Y)
Automotive Grade
Value
-1.0 ~ 3.6
-1.0 ~ 3.6
-0.5 ~ V
DDQ
+0.5
-40 ~ +85
-40 ~ +105
-55 ~ +150
1
50
Unit
V
V
V
°C
°C
°C
W
mA
Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to recommend operation condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
DC Operation Conditions & Specifications
DC Operation Conditions
Recommended operating conditions (Voltage reference to V
SS
= 0V)
Parameter
Supply voltage
I/O Supply voltage
I/O Reference voltage
I/O Termination voltage (system)
Input logic high voltage
Input logic low voltage
Input Voltage Level, CLK and CLK inputs
Input Differential Voltage, CLK and CLK inputs
V–I Matching: Pullup to Pulldown Current Ratio
Input leakage current: Any input 0V
≤
V
IN
≤
V
DD
(All other pins not tested under = 0V)
Output leakage current (DQs are disable; 0V
≤
V
OUT
≤
V
DDQ
)
Symbol
V
DD
V
DDQ
V
REF
V
TT
V
IH
(DC)
V
IL
(DC)
V
IN
(DC)
V
ID
(DC)
VI (Ratio)
I
L
I
OZ
Min
2.3
2.3
0.49*V
DDQ
V
REF
- 0.04
V
REF
+ 0.15
-0.3
-0.3
0.36
0.71
-2
-5
Max
2.7
2.7
0.51*V
DDQ
V
REF
+ 0.04
V
DDQ
+ 0.3
V
REF
- 0.15
V
DDQ
+ 0.3
V
DDQ
+ 0.6
1.4
2
5
Unit
V
V
V
V
V
V
V
V
-
3
4
1
2
Note
μ
A
μ
A
Elite Semiconductor Memory Technology Inc.
Publication Date : Oct. 2012
Revision : 1.0
4/49
ESMT
DC Operation Conditions - continued
Parameter
Output High Current (Full strength driver)
(V
OUT
=V
DDQ
-0.373V, min V
REF
, min V
TT
)
Output Low Current (Full strength driver)
(V
OUT
= 0.373V, max V
REF
, max V
TT
)
Output High Current (Reduced strength driver – 60%)
(V
OUT
= V
DDQ
-0.763V, min V
REF
, min V
TT
)
Output Low Current (Reduced strength driver – 60%)
(V
OUT
= 0.763V, max V
REF
, max V
TT
)
Output High Current (Reduced strength driver – 30%)
(V
OUT
= V
DDQ
-1.056V, min V
REF
, min V
TT
)
Output Low Current (Reduced strength driver – 30%)
(V
OUT
= 1.056V, max V
REF
, max V
TT
)
Symbol
I
OH
I
OL
I
OH
I
OL
I
OH
I
OL
Min
-15
+15
-9
+9
-4.5
+4.5
M13S64164A (2Y)
Automotive Grade
Max
Unit
mA
mA
mA
mA
mA
mA
Note
5, 7
5, 7
6
6
6
6
Notes:
1. V
REF
is expected to be equal to 0.5* V
DDQ
of the transmitting device, and to track variations in the DC level of the same.
Peak-to-peak noise on V
REF
may not exceed 2% of the DC value.
2. V
TT
is not applied directly to the device. V
TT
is system supply for signal termination resistors, is expected to be set
equal to V
REF
, and must track variations in the DC level of V
REF
.
3. V
ID
is the magnitude of the difference between the input level on CLK and the input level on CLK .
4. The ratio of the pullup current to the pulldown current is specified for the same temperature and voltage, over the entire
temperature and voltage range, for device drain to source voltages from 0.25 V to 1.0 V. For a given output, it represents
the maximum difference between pullup and pulldown drivers due to process variation. The full variation in the ratio of the
maximum to minimum pullup and pulldown current will not exceed 1.7 for device drain to source voltages from 0.1 to 1.0.
5. V
OH
= 1.95V, V
OL
=0.35V for others.
6. V
OH
= 1.9V, V
OL
=0.4V for others.
7. The values of I
OH
(DC) is based on V
DDQ
= 2.3V and V
TT
= 1.19V for others.
The values of I
OL
(DC) is based on V
DDQ
= 2.3V and V
TT
= 1.11V for others.
Elite Semiconductor Memory Technology Inc.
Publication Date : Oct. 2012
Revision : 1.0
5/49