电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS16M16BF-5

产品描述DDR DRAM, 16MX16, 0.6ns, CMOS, PBGA60, CSP-60
产品类别存储    存储   
文件大小1MB,共80页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

NT5DS16M16BF-5概述

DDR DRAM, 16MX16, 0.6ns, CMOS, PBGA60, CSP-60

NT5DS16M16BF-5规格参数

参数名称属性值
厂商名称南亚科技(Nanya)
零件包装代码BGA
包装说明FBGA, BGA60,9X12,40/32
针数60
Reach Compliance Codeunknow
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.6 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
交错的突发长度2,4,8
JESD-30 代码R-PBGA-B60
长度13 mm
内存密度268435456 bi
内存集成电路类型DDR DRAM
内存宽度16
功能数量1
端口数量1
端子数量60
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码FBGA
封装等效代码BGA60,9X12,40/32
封装形状RECTANGULAR
封装形式GRID ARRAY, FINE PITCH
电源2.6 V
认证状态Not Qualified
刷新周期8192
座面最大高度1.15 mm
自我刷新YES
连续突发长度2,4,8
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)2.6 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
宽度8 mm

NT5DS16M16BF-5文档预览

下载PDF文档
NT5DS64M4BT NT5DS64M4BF
NT5DS32M8BT NT5DS32M8BF
NT5DS16M16BT NT5DS16M16BF
256Mb DDR SDRAM
Features
CAS Latency and Frequency
CAS
Latency
3
2.5
Maximum Operating Frequency (MHz)
DDR400A
DDR400B
(-5)
(-5T)
200
200
200
166
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2.5, 3
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
SSTL_2 compatible I/O interface
V
DDQ
= 2.6V
±
0.1V
V
DD
= 2.6V
±
0.1V
Description
The 256Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 268,435,456 bits. It is
internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode
of operation.
REV 1.1
04/2003
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
umdf usb 驱动下WinForm 程序如何与USB设备通信
我参考%WinDDK%\6001.18002\src\umdf\usb\fx2_driver\step4下的例子做出了一个usb umdf driver。在电脑上安装后,正常启动了我的一个USB 设备。这个USB设备有一个in bluk endpoint 和一个out bl ......
echoyang 嵌入式系统
cc2640r2f的project_zero增加串口接收数据,然后给APP显示波形
cc2640r2f的project_zero增加串口接收数据,然后给APP显示波形功能:增加点花哨显示的功能 了解如何给Bluefruit的Plotter数据,使它能显示波形出来,加入发数据10那就 往串口发送31 30 0D 0A即 ......
蓝雨夜 无线连接
输出电容
600683频率是350KHZ,电流实际是3.7A,输出电容用的电解电容,输出不是一般都用固态或者MLCC吗?这样子用电解电容不会有问题吗?电解电容esr不是很大吗?会导致发热,而且esr也会导致纹波大呀, ......
aq1261101415 模拟电子
Makefile工具的使用
Makefile工具的使用.rar...
monker0007 单片机
脑洞大开,用螺母自己DIY钻戒
据说钻石并没有那么贵,都是炒作的功劳才使它身价倍增。据统计,中国是全球消费钻石花费最多的国家。道理我们都懂,可是该买的还是要买。。。。。。这不,刚刚说了两句钻石,视频网站就自动给我 ......
eric_wang DIY/开源硬件专区
【MicroPython】STM32L476版本的Pyboard
上次做的PYBOARD还有几个空板,以及几个就缺CPU的板子。因为64脚的STM32芯片的引脚基本都是兼容的,所以就想换一个型号的试试。 上周去买了3片STM32L476RGT6的片子,焊了两片。 241791 2 ......
dcexpert MicroPython开源版块
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved