电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT256D64SH4B1G-6K

产品描述DDR DRAM Module, 16MX64, 0.7ns, CMOS, DIMM-184
产品类别存储    存储   
文件大小994KB,共15页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

NT256D64SH4B1G-6K概述

DDR DRAM Module, 16MX64, 0.7ns, CMOS, DIMM-184

NT256D64SH4B1G-6K规格参数

参数名称属性值
厂商名称南亚科技(Nanya)
零件包装代码DIMM
包装说明DIMM, DIMM184
针数184
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式SINGLE BANK PAGE BURST
最长访问时间0.7 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-XDMA-N184
内存密度1073741824 bit
内存集成电路类型DDR DRAM MODULE
内存宽度64
功能数量1
端口数量1
端子数量184
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16MX64
输出特性3-STATE
封装主体材料UNSPECIFIED
封装代码DIMM
封装等效代码DIMM184
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5 V
认证状态Not Qualified
刷新周期8192
自我刷新YES
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED

NT256D64SH4B1G-6K文档预览

NT128D64SH4B1G
128MB : 16M x 64
PC2700 / PC2100 Unbuffered DDR DIMM
184pin Unbuffered DDR DIMM
Based on DDR333/266 16Mx16 SDRAM
Features
• JEDEC Standard 184-Pin Unbuffered Dual In-Line Memory
Module
• 16Mx64 Double Unbuffered DDR DIMM based on 16Mx16
DDR SDRAM.
• Performance:
PC2700 PC2100
Speed Sort
DIMM
CAS
Latency
f
CK
Clock Frequency
t
CK
Clock Cycle
f
DQ
DQ Burst Frequency
-6K
2.5
166
6
333
-75B
2.5
133
7.5
266
MHz
ns
MHz
Unit
• Data is read or written on both clock edges
• DRAM D
LL
aligns DQ and DQS transitions with clock transitions
• Address and control signals are fully synchronous to positive
clock edge
• Programmable Operation:
- DIMM
CAS
Latency: 2, 2.5
- Burst Type: Sequential or Interleave
- Burst Length: 2, 4, 8
- Operation: Burst Read and Write
• Auto Refresh (CBR) and Self Refresh Modes
• Automatic and controlled precharge commands
• 13/9/1 Addressing (row/column/bank)
• 7.8
µs
Max. Average Periodic Refresh Interval
• Serial Presence Detect
• Gold contacts
• SDRAMs in 66-pin TSOP Type II Package
• Intended for 133 MHz and 166 MHz applications
• Inputs and outputs are SSTL-2 compatible
• V
DD
= 2.5Volt ± 0.2, V
DDQ
= 2.5Volt ± 0.2
• SDRAMs have 4 internal banks for concurrent operation
• Differential clock inputs
Description
NT128D64SH4B1G is an unbuffered 184-Pin Double Data Rate (DDR) Synchronous DRAM Dual In-Line Memory Module (DIMM),
organized as a one-bank 16Mx64 high-speed memory array. The module uses four 16Mx16 DDR SDRAMs in 400 mil TSOP II packages.
These DIMMs are manufactured using raw cards developed for broad industry use as reference designs.
The use of these common
design files minimizes electrical variation between suppliers. All NANYA DDR SDRAM DIMMs provide a high-performance, flexible 8-byte
interface in a 5.25” long space-saving footprint.
The DIMM is intended for use in applications operating up to 166 MHz clock speeds and achieves high-speed data transfer rates of up to
333 MHz. Prior to any access operation, the device
CAS
latency and burst type/ length/operation type must be programmed into the
DIMM by address inputs A0-A12 and I/O inputs BA0 and BA1 using the mode register set cycle.
The DIMM uses serial presence-detect implemented via a serial 2,048-bit EEPROM using a standard IIC protocol. The first 128 bytes of
serial PD data are programmed and locked during module assembly. The remaining 128 bytes are available for use by the customer.
Ordering Information
Part Number
NT256D64SH4B1G-6K
Speed
166MHz (6ns @ CL = 2.5)
133MHz (7.5ns @ CL = 2)
133MHz (7.5ns @ CL = 2.5)
100MHz (10ns @ CL = 2)
DDR333
PC2700
16Mx64
DDR266B
PC2100
Gold
2.5V
Organization
Leads
Power
NT256D64SH4B1G-75B
REV 0.2 (Preliminary)
10/2002
1
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
© NANYA TECHNOLOGY CORP.
NT128D64SH4B1G
128MB : 16M x 64
PC2700 / PC2100 Unbuffered DDR DIMM
Pin Description
CK1, CK2,
CK1, CK2
CKE0
RAS
CAS
WE
S0
A0-A9, A11, A12
A10/AP
BA0, BA1
V
REF
V
DDID
Differential Clock Inputs
Clock Enable
Row Address Strobe
Column Address Strobe
Write Enable
Chip Selects
Address Inputs
Address Input/Autoprecharge
SDRAM Bank Address Inputs
Ref. Voltage for SSTL_2 inputs
V
DD
Identification flag.
(Not used when V
DD
=V
DDQ)
DQ0-DQ63
DQS0-DQS7
DM0-DM7
VDD
V
DDQ
V
SS
NC
SCL
SDA
SA0-2
V
DDSPD
Data input/output
Bi-directional data strobes
Data Masks
Power (2.5V)
Supply voltage for DQs (2.5V)
Ground
No Connect
Serial Presence Detect Clock Input
Serial Presence Detect Data input/output
Serial Presence Detect Address Inputs
Serial EEPROM positive power supply (2.5V)
Pinout
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
Front
V
REF
DQ0
V
SS
DQ1
DQS0
DQ2
V
DD
DQ3
NC
NC
V
SS
DQ8
DQ9
DQS1
V
DDQ
CK1
CK1
V
SS
DQ10
DQ11
CKE0
V
DDQ
DQ16
DQ17
DQS2
V
SS
A9
DQ18
A7
V
DDQ
DQ19
Pin
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
Back
V
SS
DQ4
DQ5
V
DDQ
DQS9
DQ6
DQ7
V
SS
NC
NC
NC
V
DDQ
DQ12
DQ13
DQS10
V
DD
DQ14
DQ15
NC
V
DDQ
NC
DQ20
NC
V
SS
DQ21
A11
DQS11
V
DD
DQ22
A8
DQ23
53
54
55
56
57
58
59
60
61
Pin
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
KEY
DQ32
V
DDQ
DQ33
DQS4
DQ34
V
SS
BA0
DQ35
DQ40
145
146
147
148
149
150
151
152
153
Front
A5
DQ24
V
SS
DQ25
DQS3
A4
V
DD
DQ26
DQ27
A2
V
SS
A1
NC
NC
V
DD
NC
A0
NC
V
SS
NC
BA1
Pin
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
Back
V
SS
A6
DQ28
DQ29
V
DDQ
DQS12
A3
DQ30
V
SS
DQ31
NC
NC
V
DDQ
CK0
CK0
V
SS
NC
A10
NC
V
DDQ
NC
KEY
V
SS
DQ36
DQ37
V
DD
DQS13
DQ38
DQ39
V
SS
DQ44
Pin
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
Front
V
DDQ
WE
DQ41
CAS
V
SS
DQS5
DQ42
DQ43
V
DD
NC
DQ48
DQ49
V
SS
CK2
CK2
V
DDQ
DQS6
DQ50
DQ51
V
SS
V
DDID
DQ56
DQ57
V
DD
DQS7
DQ58
DQ59
V
SS
NC
SDA
SCL
Pin
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
Back
RAS
DQ45
V
DDQ
S0
NC
DQS14
V
SS
DQ46
DQ47
NC
V
DDQ
DQ52
DQ53
NC
V
DD
DQS15
DQ54
DQ55
V
DDQ
NC
DQ60
DQ61
V
SS
DQS16
DQ62
DQ63
V
DDQ
SA0
SA1
SA2
V
DDSPD
Note: All pin assignments are consistent for all 8-byte unbuffered versions.
REV 0.2 (Preliminary)
10/2002
2
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
© NANYA TECHNOLOGY CORP.
NT128D64SH4B1G
128MB : 16M x 64
PC2700 / PC2100 Unbuffered DDR DIMM
Input/Output Functional Description
Symbol
CK1, CK2
CK1, CK2
CKE0
Type
(SSTL)
(SSTL)
(SSTL)
Polarity
Edge
Negative
Edge
Active
High
Active
Low
Active
Low
Function
address and control inputs are sampled on the rising edge of their associated clocks.
The negative line of the differential pair of system clock inputs.
Activates the SDRAM CK signal when high and deactivates the CK signal when low. By
deactivating the clocks, CKE low initiates the Power Down mode, or the Self-Refresh
mode.
Enables the associated SDRAM command decoder when low and disables the command
decoder when high. When the command decoder is disabled, new commands are ignored
but previous operations continue.
When sampled at the positive rising edge of the clock,
RAS, CAS, WE
define the operation
to be executed by the SDRAM.
Reference voltage for SSTL-2 inputs
Isolated power supply for the DDR SDRAM output buffers to provide improved noise
immunity
-
Selects which SDRAM bank is to be active.
During a Bank Activate command cycle, A0-A12 defines the row address (RA0-RA12)
when sampled at the rising clock edge.
During a Read or Write command cycle, A0-A8 defines the column address (CA0-CA8)
A0 - A9
A10/AP
A11, A12
when sampled at the rising clock edge. In addition to the column address, AP is used to
(SSTL)
-
invoke Auto-precharge operation at the end of the Burst Read or Write cycle. If AP is high,
auto-precharge is selected and BA0/BA1 define the bank to be precharged. If AP is low,
auto-precharge is disabled.
During a Precharge command cycle, AP is used in conjunction with BA0/BA1 to control
which bank(s) to precharge. If AP is high all 4 banks will be precharged regardless of the
state of BA0/BA1. If AP is low, then BA0/BA1 are used to define which bank to pre-charge.
DQ0 - DQ63
DQS0 - DQS7
DQS9 - DQS16
V
DD,
V
SS
SA0 – SA2
SDA
SCL
V
DDSPD
Supply
(SSTL)
(SSTL)
Supply
-
-
-
-
Active
High
Data and Check Bit input/output pins operate in the same manner as on conventional
DRAMs.
Data strobes: Output with read data, input with write data. Edge aligned with read data,
centered on write data. Used to capture write data.
Power and ground for the DDR SDRAM input buffers and core logic
Address inputs. Connected to either V
DD
or V
SS
on the system board to configure the
Serial Presence Detect EEPROM address.
This bi-directional pin is used to transfer data into or out of the SPD EEPROM. A resistor
must be connected from the SDA bus line to V
DD
to act as a pullup.
This signal is used to clock data into and out of the SPD EEPROM. A resistor may be
connected from the SCL bus time to V
DD
to act as a pullup.
Serial EEPROM positive power supply.
Positive The positive line of the differential pair of system clock inputs. All the DDR SDRAM
S0
(SSTL)
RAS, CAS, WE
V
REF
V
DDQ
BA0, BA1
(SSTL)
Supply
Supply
(SSTL)
REV 0.2 (Preliminary)
10/2002
3
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
© NANYA TECHNOLOGY CORP.
NT128D64SH4B1G
128MB : 16M x 64
PC2700 / PC2100 Unbuffered DDR DIMM
Functional Block Diagram
(1 Bank, 16Mx16 DDR SDRAMs)
S0
DQS1
DM1/DQS10
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQS0
DM0/DQS9
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
LDQS
LDM
I/O 6
I/O 4
I/O 1
I/O 3
I/O 2
I/O 0
I/O 5
I/O 7
UDQS
UDM
I/O 8
I/O 10
I/O 15
I/O 13
I/O 12
I/O 14
I/O 11
I/O 9
D0
CS
DQS5
DM5/DQS14
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
DQS4
DM4/DQS13
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
LDQS
LDM
I/O 6
I/O 4
I/O 1
I/O 3
I/O 2
I/O 0
I/O 5
I/O 7
UDQS
UDM
I/O 8
I/O 10
I/O 15
I/O 13
I/O 12
I/O 14
I/O 11
I/O 9
D2
CS
DQS3
DM3/DQS12
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
DQS2
DM2/DQS11
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
LDQS
LDM
I/O 6
I/O 4
I/O 1
I/O 3
I/O 2
I/O 0
I/O 5
I/O 7
UDQS
UDM
I/O 8
I/O 10
I/O 15
I/O 13
I/O 12
I/O 14
I/O 11
I/O 9
CS
DQS7
DM7/DQS16
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
DQS6
DM6/DQS15
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
LDQS
LDM
I/O 6
I/O 4
I/O 1
I/O 3
I/O 2
I/O 0
I/O 5
I/O 7
UDQS
UDM
I/O 8
I/O 10
I/O 15
I/O 13
I/O 12
I/O 14
I/O 11
I/O 9
CS
D1
D3
BA0-BA1
A0-A13
RAS
CAS
CKE0
WE
BA0-BA1 : SDRAMs D0-D3
A0-A13 : SDRAMs D0-D3
RAS
: SDRAMs D0-D3
CAS
: SDRAMs D0-D3
CKE : SDRAMs D0-D3
WE
: SDRAMs D0-D3
Serial PD
V
DDSPD
V
DD
/V
DDQ
V
REF
V
SS
V
DDID
SPD
D0-D3
D0-D3
D0-D3
Strap: see Note 4
* Clock Wiring
Clock Input
SDRAMs
*CK0/CK0
NC
*CK1/CK1
2 SDRAMs
*CK2/CK2
2 SDRAMs
* Wire per Clock Loading Table/
Wiring Diagrams
SCL
WP
A0
SA0
A1
SA1
A2
SA2
SDA
Notes :
1.
2.
3.
4.
DQ-to-I/O wiring is shown as recommended but may be changed.
DQ/DQS/DM/CKE/S relationships must be maintained as shown.
DQ, DQS, DM/DQS resistors: 22 Ohms.
V
DDID
strap connections (for memory device V
DD
, V
DDQ
):
STRAP OUT (OPEN): V
DD
= V
DDQ
STRAP IN (V
SS
): V
DD
is not equal to V
DDQ
.
REV 0.2 (Preliminary)
10/2002
4
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
© NANYA TECHNOLOGY CORP.
NT128D64SH4B1G
128MB : 16M x 64
PC2700 / PC2100 Unbuffered DDR DIMM
Serial Presence Detect --
Part 1 of 2
16Mx64 SDRAM DIMM based on 16Mx16, 4Banks, 8K Refresh, 2.5V DDR SDRAMs with SPD
SPD Entry Value
Byte
Description
DDR266A
-6K
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36-61
62
63
Number of Serial PD Bytes Written during Production
Total Number of Bytes in Serial PD device
Fundamental Memory Type
Number of Row Addresses on Assembly
Number of Column Addresses on Assembly
Number of DIMM Bank
Data Width of Assembly
Data Width of Assembly (cont’)
Voltage Interface Level of this Assembly
DDR SDRAM Device Cycle Time at CL=2.5
DDR SDRAM Device Access Time from Clock at CL=2.5
DIMM Configuration Type
Refresh Rate/Type
Primary DDR SDRAM Width
Error Checking DDR SDRAM Device Width
DDR SDRAM Device Attr: Min CLK Delay, Random Col
Access
DDR SDRAM Device Attributes: Burst Length Supported
DDR SDRAM Device Attributes: Number of Device Banks
DDR SDRAM Device Attributes: CAS Latencies Supported
DDR SDRAM Device Attributes: CS Latency
DDR SDRAM Device Attributes: WE Latency
DDR SDRAM Device Attributes:
DDR SDRAM Device Attributes: General
Minimum Clock Cycle at CL=2
Maximum Data Access Time from Clock at CL=2
Minimum Clock Cycle Time at CL=1
Maximum Data Access Time from Clock at CL=1
Minimum Row Precharge Time (t
RP
)
Minimum Row Active to Row Active delay (t
RRD
)
Minimum RAS to CAS delay (t
RCD
)
Minimum RAS Pulse Width (t
RAS
)
Module Bank Density
Address and Command Setup Time Before Clock
Address and Command Hold Time After Clock
Data Input Setup Time Before Clock
Data Input Hold Time After Clock
Reserved
SPD Revision
Checksum Data
0.75ns
0.75ns
0.45ns
0.45ns
Initial
18ns
12ns
18ns
42ns
128MB
0.9ns
0.9ns
0.5ns
0.5ns
Initial
75
75
45
45
00
00
F1
00
A6
2/2.5
0
1
Differential Clock
+/-0.2V Voltage Tolerance
7.5ns
0.70ns
N/A
N/A
20ns
15ns
20ns
45ns
48
30
48
2A
20
90
90
50
50
10ns
0.75ns
75
70
00
00
50
3C
50
2D
6ns
0.7ns
128
256
SDRAM DDR
13
9
1
X64
X64
SSTL 2.5V
7.5ns
0.75ns
Non-Parity
SR/1x(7.8us)
X16
N/A
1 Clock
2,4,8
4
2/2.5
0C
01
02
20
00
A0
75
60
70
00
82
10
00
01
0E
04
0C
DDR266B
-75B
Serial PD Data Entry
(Hexadecimal)
DDR266A
-6K
80
08
07
0D
09
01
40
00
04
75
75
DDR266B
-75B
Note
Undefined
REV 0.2 (Preliminary)
10/2002
5
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
© NANYA TECHNOLOGY CORP.
C2000的软、硬件抗干扰设计
一般高速DSP应用系统PCB板都是由用户根据系统的具体要求而设计的,由于设计能力、实验室条件有限,如不采取完善、可靠的抗干扰措施,一旦遇到工作环境不理想、有电磁干扰就会导致DSP程序流程紊 ......
Jacktang 微控制器 MCU
单片机C语言轻松入门
55506...
gxlfc1314 51单片机
请问CPLD的JTAG口和CPLD距离有12CM远。。这样会不会有问题啊???
来自EEWORLD合作群:arm linux fpga 嵌入0群 49900581(超级群) 群主在坛子里ID:wangkj 请问CPLD的JTAG口和CPLD距离有12CM远。。这样会不会有问题啊??? 会不会下载不了啊?...
IC ARM 电子 FPGA/CPLD
【lpc54100】无线调参平衡小车总结帖
本帖最后由 lb8820265 于 2015-5-8 21:48 编辑 我提交的是使用lpc54100开发板做个无线调参平衡小车,最后总算是完成了全部要求。 经过这么一段时间的学习,尝试了其中的STC_PWM ......
lb8820265 NXP MCU
说说我见过的ict测试设备
看到@zhonghuadianzie 的问题关于 ICT测试点 ICT的定义,在4楼已经解释的清楚了,但是它到底是个啥?我就讲下我见过的ict的测试设备。 如下为我见过的ICT的设备,这种设备在富士康和华硕等 ......
huaiqiao 综合技术交流
【Atmel SAM R21创意大赛周计划】晒货
本帖最后由 ljj3166 于 2014-12-17 22:39 编辑 大半夜突然接到快递小哥的电话 说是有北京来的货,相必就是R21了 不多说,开箱验货 182770 盒子很皮实 封面上的机器人蛮搞笑的,三个戴喇 ......
ljj3166 机器人开发
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved