电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS16M16CG-6K

产品描述DDR DRAM, 16MX16, 0.7ns, CMOS, PBGA60, 1 MM PITCH, GREEN, PLASTIC, WBGA-60
产品类别存储    存储   
文件大小3MB,共80页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
标准
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

NT5DS16M16CG-6K概述

DDR DRAM, 16MX16, 0.7ns, CMOS, PBGA60, 1 MM PITCH, GREEN, PLASTIC, WBGA-60

NT5DS16M16CG-6K规格参数

参数名称属性值
是否Rohs认证符合
厂商名称南亚科技(Nanya)
零件包装代码BGA
包装说明BGA, BGA60,9X12,40/32
针数60
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.7 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
交错的突发长度2,4,8
JESD-30 代码R-PBGA-B60
长度13 mm
内存密度268435456 bit
内存集成电路类型DDR DRAM
内存宽度16
功能数量1
端口数量1
端子数量60
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA60,9X12,40/32
封装形状RECTANGULAR
封装形式GRID ARRAY
电源2.5 V
认证状态Not Qualified
刷新周期8192
座面最大高度1.2 mm
自我刷新YES
连续突发长度2,4,8
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度8 mm

NT5DS16M16CG-6K文档预览

下载PDF文档
NT5DS16M16CT
NT5DS16M16CS
NT5DS16M16CG
NT5DS64M4CT
NT5DS64M4CS
NT5DS32M8CT
NT5DS32M8CS
256Mb DDR SDRAM
Features
CAS Latency and Frequency
CAS
Latency
2
2.5
3
Maximum Operating Frequency
(MHz)
DDR400
DDR333
(5T)
(6K/6KL)
133
133
166
166
200
-
• DDR 256M bit, die C, based on 110nm design rules
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2, 2.5, 3
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8μs Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DD
= V
DDQ
= 2.5V ± 0.2V (DDR333)
V
DD
= V
DDQ
= 2.6V ± 0.1V (DDR400)
Available in Halogen and Lead Free packaging
Description
NT5DS64M4CT, NT5DS32M8CT, NT5DS16M16CT,
NT5DS64M4CS, NT5DS32M8CS, NT5DS16M16CS, and
NT5DS16M16CG are die C of 256Mb SDRAM devices based
using DDR interface. They are all based on Nanya’s 110 nm
design process.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of
operation.
REV 1.9
01/ 2009
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
看看电动汽车充电标准的江湖
本帖最后由 qwqwqw2088 于 2016-3-23 09:56 编辑 古有魏蜀吴三国鼎立,今有中美欧日四分天下,且看电动汽车充电标准的江湖风起云涌。 群雄并齐 目前国际上比较流行充电标准有4个。 2010 S ......
qwqwqw2088 能源基础设施
如何在模拟器上安装sql server ce???
你好!我最近在做毕业设计,是有关嵌入式移动数据库的!我想实现的是 移动设备与服务器之间数据库的交互!用的是sql server ce2.0 与sql server2000,因没有设备想用模拟器来实现!遇到 ......
memphysto 嵌入式系统
eeworld送我的圣诞礼物,,
bg4.png代码,写代码,调代码,专心工作,忽然接到一个电话,你的快递,,快来取。快递???啥快递呢???狐疑的拿到快递,一看,北京的,难道是北京味的霾:pleased:,,打开一看,TI的标识那 ......
newnew0601 聊聊、笑笑、闹闹
launchpad_adc10学习笔记
ADC10特性:八通道输入,其中两通道用于测试内部VCC以及内部温度。高达200Ksps的采样率,可以软件选择内部的2.5V或1.5V作为参考电压,四种采样模式,比其他系列多出的功能最明显的就是数据传输 ......
523335234 微控制器 MCU
STM32开发板购买哪种较好?
以前一直做自有芯片的开发,现在想购买几套STM32开发板,研究下ST的片子,有没有人推荐下啊? 最好有专业论坛或群,一起讨论的人比较多的那种。 不胜感激!...
luckfrog stm32/stm8
failed to match ....using unique identifier.
自己画了元件和封装后,出现了RT的警告,据说是因为原理图和封装ID不匹配,但是不清楚到底怎样才能纠正过来? 那位大神指导一下,感激不尽!!!52205 本帖最后由 silentstorm321f 于 2010-8-21 19:09 ......
silentstorm321f PCB设计
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved