电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

M12L2561616A-6TVAG2S

产品描述Synchronous DRAM, 16MX16, 5.4ns, CMOS, PDSO54, TSOP2-54
产品类别存储    存储   
文件大小1MB,共46页
制造商台湾晶豪(ESMT)
官网地址http://www.esmt.com.tw/
晶豪科技股份有限公司 ( Elite Semiconductor Memory Technology Inc., ESMT) 为一专业 IC 设计公司,于 1998 年 6 月由赵瑚博士成立 , 总部设立于台湾之新竹科学工业园区。本公司主要业务包含 IC 产品之研究、开发、制造、销售及相关技术服务,并已于 2002 年 3 月在台湾证券交易所挂牌上市。
下载文档 详细参数 全文预览

M12L2561616A-6TVAG2S概述

Synchronous DRAM, 16MX16, 5.4ns, CMOS, PDSO54, TSOP2-54

M12L2561616A-6TVAG2S规格参数

参数名称属性值
厂商名称台湾晶豪(ESMT)
包装说明TSOP2,
Reach Compliance Codeunknown
访问模式FOUR BANK PAGE BURST
最长访问时间5.4 ns
其他特性AUTO REFRESH
JESD-30 代码R-PDSO-G54
长度22.22 mm
内存密度268435456 bit
内存集成电路类型SYNCHRONOUS DRAM
内存宽度16
功能数量1
端口数量1
端子数量54
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织16MX16
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
宽度10.16 mm

M12L2561616A-6TVAG2S文档预览

ESMT
SDRAM
M12L2561616A (2S)
Automotive Grade
4M x 16 Bit x 4 Banks
Synchronous DRAM
FEATURES
JEDEC standard 3.3V power supply
LVTTL compatible with multiplexed address
Four banks operation
MRS cycle with address key programs
- CAS Latency ( 2 & 3 )
- Burst Length ( 1, 2, 4, 8 & full page )
- Burst Type ( Sequential & Interleave )
All inputs are sampled at the positive going edge of
the system clock
Burst Read single write operation
DQM for masking
Auto & self refresh
(self refresh is not supported for VA grade)
Refresh
-64ms refresh period (8K cycle) for V grade
-16ms refresh period (8K cycle) for VA grade
All Pb-free products are RoHS-Compliant
GENERAL DESCRIPTION
The M12L2561616A is 268,435,456 bits synchronous
high data rate Dynamic RAM organized as 4 x 4,194,304
words by 16 bits. Synchronous design allows precise
cycle control with the use of system clock I/O
transactions are possible on every clock cycle.
Range of operating frequencies, programmable burst
length and programmable latencies allow the same
device to be useful for a variety of high bandwidth, high
performance memory system applications.
ORDERING INFORMATION
Product ID
Max Freq.
Package
Comments
Automotive range (V): -40℃ to +85℃
M12L2561616A-5TVG2S
M12L2561616A-6TVG2S
M12L2561616A-7TVG2S
M12L2561616A-6BVG2S
200MHz
166MHz
143MHz
166MHz
54 Pin TSOP II
54 Pin TSOP II
54 Pin TSOP II
54 Ball BGA
Pb-free
Pb-free
Pb-free
Pb-free
Automotive range (VA): -40℃ to +105℃
M12L2561616A-5TVAG2S
M12L2561616A-6TVAG2S
M12L2561616A-7TVAG2S
M12L2561616A-6BVAG2S
200MHz
166MHz
143MHz
166MHz
54 Pin TSOP II
54 Pin TSOP II
54 Pin TSOP II
54 Ball BGA
Pb-free
Pb-free
Pb-free
Pb-free
Elite Semiconductor Memory Technology Inc.
Publication Date: Mar. 2016
Revision: 1.4
1/46
ESMT
BLOCK DIAGRAM
CLK
CKE
Address
Mode
Register
Clock
Generator
M12L2561616A (2S)
Automotive Grade
Bank D
Bank C
Bank B
Row
Address
Buffer
&
Refresh
Counter
Row Decoder
Bank A
Sense Amplifier
Command Decoder
Control Logic
L(U)DQM
CS
RAS
CAS
WE
Column
Address
&
Counter
Buffer
Column Decoder
Input & Output
Buffer
Latch Circuit
Data Control Circuit
DQ
Elite Semiconductor Memory Technology Inc.
Publication Date: Mar. 2016
Revision: 1.4
2/46
ESMT
PIN CONFIGURATION (TOP VIEW)
(TSOPII 54L, 400milX875mil Body, 0.8mm Pin Pitch)
V
DD
DQ0
V
DDQ
DQ1
DQ2
V
SSQ
DQ3
DQ4
V
DDQ
DQ5
DQ6
V
SSQ
DQ7
V
DD
LDQM
WE
CAS
RAS
CS
BA0
BA1
A
10
/AP
A
0
A
1
A
2
A
3
V
DD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
V
SS
DQ15
V
S SQ
DQ14
DQ13
V
DD Q
DQ12
DQ11
V
S SQ
DQ10
DQ9
V
DD Q
DQ8
V
SS
NC
UDQM
CLK
CKE
A
12
A
11
A
9
A
8
A
7
A
6
A
5
A
4
V
SS
1
M12L2561616A (2S)
Automotive Grade
BALL CONFIGURATION (TOP VIEW)
(BGA54, 8mmX8mmX1mm Body, 0.8mm Ball Pitch)
2
3
4
5
6
7
8
9
A
VSS
DQ15
VSSQ
VDDQ
DQ0
VDD
B
DQ14
DQ13
VDDQ
VSSQ
DQ2
DQ1
C
DQ12
DQ11
VSSQ
VDDQ
DQ4
DQ3
D
DQ10
DQ9
VDDQ
VSSQ
DQ6
DQ5
E
DQ8
NC
VSS
VDD
LDQM
DQ7
F
UDQM
CLK
CKE
CAS
RAS
WE
G
A12
A11
A9
BA0
BA1
CS
H
A8
A7
A6
A0
A1
A10
J
VSS
A5
A4
A3
A2
VDD
PIN DESCRIPTION
PIN
CLK
CS
CKE
A0 ~ A12
BA1, BA0
RAS
NAME
System Clock
Chip Select
Clock Enable
Address
Bank Select Address
Row Address Strobe
INPUT FUNCTION
Active on the positive going edge to sample all inputs
Disables or enables device operation by masking or enabling all
inputs except CLK , CKE and L(U)DQM
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior new command.
Disable input buffers for power down in standby.
Row / column address are multiplexed on the same pins.
Row address : RA0~RA12, column address : CA0~CA8
Selects bank to be activated during row address latch time.
Selects bank for read / write during column address latch time.
Latches row addresses on the positive going edge of the CLK with
RAS low. (Enables row access & precharge.)
Latches column address on the positive going edge of the CLK with
CAS
WE
L(U)DQM
DQ0 ~ DQ15
V
DD
/ V
SS
V
DDQ
/ V
SSQ
NC
Column Address Strobe
Write Enable
CAS low. (Enables column access.)
Enables write operation and row precharge.
Latches data in starting from CAS , WE active.
Data Input / Output Mask
Data Input / Output
Power Supply / Ground
Data Output Power / Ground
No Connection
Makes data output Hi-Z, t
SHZ
after the clock and masks the output.
Blocks data input when L(U)DQM active.
Data inputs / outputs are multiplexed on the same pins.
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to provide
improved noise immunity.
This pin is recommended to be left No Connection on the device.
Elite Semiconductor Memory Technology Inc.
Publication Date: Mar. 2016
Revision: 1.4
3/46
ESMT
ABSOLUTE MAXIMUM RATINGS
Parameter
Voltage on any pin relative to V
SS
Voltage on V
DD
supply relative to V
SS
Operating ambient temperature
T
A
(VA grade)
Storage temperature
Power dissipation
Short circuit current
Note:
T
STG
P
D
I
OS
Symbol
V
IN
, V
OUT
V
DD
, V
DDQ
T
A
(V grade)
Value
M12L2561616A (2S)
Automotive Grade
Unit
V
V
°
C
°C
°
C
W
mA
-1.0 ~ 4.0
-1.0 ~ 4.0
-40 ~ +85
-40 ~ +105
-55 ~ +150
1
50
Permanent device damage may occur if ABSOLUTE MAXIMUM RATING are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
DC OPERATING CONDITION
Recommended operating conditions (Voltage referenced to V
SS
= 0V)
Parameter
Supply voltage
Input logic high voltage
Input logic low voltage
Output logic high voltage
Output logic low voltage
Input leakage current
Output leakage current
Note:
Symbol
V
DD
, V
DDQ
V
IH
V
IL
V
OH
V
OL
I
IL
I
OL
Min
3.0
2.0
-0.3
2.4
-
-5
-5
Typ
3.3
3.0
0
-
-
-
-
Max
3.6
V
DD
+0.3
0.8
-
0.4
5
5
Unit
V
V
V
V
V
1
2
I
OH
= -2mA
I
OL
= 2mA
3
4
Note
µ
A
µ
A
1. V
IH
(max) = 4.0V AC for pulse width < 1/10 * CLK pulse width.
2. V
IL
(min) = -1.0V AC for pulse width < 1/10 * CLK pulse width.
3. Any input 0V
V
IN
V
DD
, all other pins are not under test = 0V.
4. Dout is disabled, 0V
V
OUT
V
DD.
CAPACITANCE
(V
DD
= 3.3V, T
A
= 25
°
C , f = 1MHz)
Parameter
Input capacitance (A0 ~ A12, BA0 ~ BA1)
Input capacitance (CLK)
Input capacitance
(CKE, CS , RAS , CAS ,
WE & L(U)DQM)
Data input/output capacitance (DQ0 ~ DQ15)
C
IN2
C
OUT
1
1
4
4
pF
pF
Symbol
C
IN1
C
CLK
Min
2
2
Max
5
4
Unit
pF
pF
Elite Semiconductor Memory Technology Inc.
Publication Date: Mar. 2016
Revision: 1.4
4/46
ESMT
DC CHARACTERISTICS
Recommended operating condition unless otherwise noted
Parameter
Operating Current
(One Bank Active)
Symbol
Test Condition
M12L2561616A (2S)
Automotive Grade
Version
-5
-6
60
2
2
15
-7
55
Unit Note
I
CC1
Burst Length = 2, t
RC
= t
RC
(min), I
OL
= 0 mA
CKE = V
IL
(max), t
CC
= 10ns
CKE & CLK=V
IL
(max), t
CC
=
CKE=V
IH
(min), CS = V
IH
(min), t
CC
= 10ns
Input signals are changed one time during 2CLK
CKE=V
IH
(min), CLK=V
IL
(max), t
CC
=
input signals are stable
CKE=V
IL
(max), t
CC
=10ns
CKE & CLK=V
IL
(max), t
CC
=
CKE
V
IH
(min), CS
V
IH
(min), t
CC
= 15ns
65
mA
mA
mA
mA
1,2
Precharge Standby
I
CC2P
Current in power-down
mode
I
CC2PS
Precharge Standby
Current in non
power-down mode
I
CC2N
I
CC2NS
10
10
10
mA
mA
mA
Active Standby
I
CC3P
Current in power-down
I
CC3PS
mode
Active Standby
Current in non
power-down mode
(One Bank Active)
I
CC3N
Input signals are changed one time during 2 CLKs
All other pins
V
DD
-0.2V or
0.2V
CKE=V
IH
(min), CLK=V
IL
(max), t
CC
=
input signals are stable
I
OL
= 0 mA, Page Burst, 4 Banks activated,
t
CCD
= 2 CLKs
t
RFC
t
RFC
(min)
CKE=0.2V
85
80
28
mA
I
CC3NS
Operating Current
(Burst Mode)
Refresh Current
Self Refresh Current
I
CC4
I
CC5
I
CC6
15
80
75
2
70
70
mA
mA
mA
mA
1,2
Note: 1. Measured with outputs open.
2. Input signals are changed one time during 2 CLKs.
Elite Semiconductor Memory Technology Inc.
Publication Date: Mar. 2016
Revision: 1.4
5/46
LED技术贴:交流或直流电源的LED驱动电路设计实例
根据具体应用的不同,LED可能会采用不同的电源来供电,如交流线路、太阳能板、12 V汽车电池、直流电源或低压交流系统,甚至是基于碱和镍的电池或锂离子电池等。  1)采用交流离线电源为LED供电 ......
qwqwqw2088 LED专区
做过对数指数电路的请进
我在做一个对数电路,有个要求三极管反向饱和电流is为1微安,这是什么意思啊 ,跟发射结反向饱和电流是同一值?这个三极管怎么找啊 ...
bluesky4016 模拟电子
日本新型女机器人HRP-4C会说话表情丰富
据英国《每日邮报》报道,日本产业技术综合研究所((AIST)日前研制一个出会说话,可行走而又具有丰富表情的新型“女性”机器人。在舞台上,该机器人还迈出猫步“秀”了一下。  报道称,这个名 ......
小瑞 机器人开发
ARM平台与i386通用平台边界对齐的区别?一般的函数中的栈变量编译器如何进行边界对齐。
ARM平台与i386通用平台字节对齐的区别? 一般的函数中的栈变量编译器如何进行边界对齐。 我知道,字节对齐不但和CPU有关,同时也和编译器有关,也和编译器提供的字节对齐开关有关; 无论A ......
ldr111 ARM技术
【颁奖礼】学DSP-Sitara精品课程第二期获奖名单!
活动详情:https://bbs.eeworld.com.cn/thread-358736-1-1.html 压缩密码:hupilan123 恭喜以下获奖者: lijianhua23获得Mini 隨身碟buer1209获得黑色水笔(2只装)lijinhua1990获得手提电脑 ......
EEWORLD社区 DSP 与 ARM 处理器
【挖电源】TI电源芯片在微系统中的应用
我做的这个东西,非常重要的一点就是PCB面积一定要小,越小越好,找来找去,选择了TI的电源芯片TPS63000系列的产品,用来产生3.3V,2.5V和1.2V电源。我们来看看TPS63000封装有多大67804只有3.15m ......
chenzhufly 模拟与混合信号
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved