电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

N2DS25616CS-5T

产品描述DDR DRAM, 16MX16, 0.65ns, CMOS, PDSO66, 0.400 INCH, GREEN, PLASTIC, TSOP2-66
产品类别存储    存储   
文件大小2MB,共76页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

N2DS25616CS-5T概述

DDR DRAM, 16MX16, 0.65ns, CMOS, PDSO66, 0.400 INCH, GREEN, PLASTIC, TSOP2-66

N2DS25616CS-5T规格参数

参数名称属性值
厂商名称南亚科技(Nanya)
零件包装代码TSOP2
包装说明TSOP2,
针数66
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.65 ns
其他特性AUTO/SELF REFRESH
JESD-30 代码R-PDSO-G66
长度22.22 mm
内存密度268435456 bit
内存集成电路类型DDR DRAM
内存宽度16
功能数量1
端口数量1
端子数量66
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16MX16
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
认证状态Not Qualified
座面最大高度1.2 mm
自我刷新YES
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)2.6 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
宽度10.16 mm

N2DS25616CS-5T文档预览

下载PDF文档
N2DS25640CT / N2DS25680CT / N2DS25616CT
N2DS25640CS / N2DS25680CS / N2DS25616CS
256Mb DDR SDRAM
Features
CAS Latency and Frequency
CAS
Latency
2
2.5
3
Maximum Operating Frequency (MHz)
DDR400
DDR333
DDR266B
(5T)
(6K)
(-75B)
-
133
100
166
166
133
200
-
-
• DDR 256M bit, die C, based on 110nm design rules
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2/2.5(DDR333) , 2.5/3(DDR400)
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DD
= V
DDQ
= 2.5V
±
0.2V (DDR333)
V
DD
= V
DDQ
= 2.6V
±
0.1V (DDR400)
Available in Halogen and Lead Free packaging
Description
N2DS25640CT, N2DS25680CT and N2DS25616CT,
N2DS25640CS, N2DS25680CS and N2DS25616CS are die
C of 256Mb SDRAM devices based using DDR interface.
They are all based on Nanya’s 110 nm design process.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of
operation.
REV 1.1
Jun 29, 2005
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
台达变频器内置PLC功能应用原理
2007年1月8日 14:16来源:中达电通公司变频器产品处 作者:刘元刚 摘要:本文讨论变频器的划时代产品——PLC嵌入型变频器。通过介绍台达VFD-E 系列变频器,展示变频器前沿技术发展。 关键词 ......
totopper 工业自动化与控制
嵌入式TCP/IP代码及硬件设计
嵌入式TCP/IP代码及硬件设计...
star_jia 嵌入式系统
NIOSII数字钟实验
#include "stdio.h"#include "sys/unistd.h"#include "io.h"#include "string.h"#include "system.h"#include "altera_avalon_pio_regs.h"#include "altera_avalon_timer_regs.h"#include "alt_ ......
emnqsu 聊聊、笑笑、闹闹
Helper2416-30——Linux_Programing——进程等待与终止
本帖最后由 yuanlai2010 于 2014-8-7 10:57 编辑 进程等待与终止参与Helper2416开发板助学计划心得进程等待在上一张帖子中的第一个实验中,出现了如下的打印结果,有点乱.# ./fork_arm fork ......
yuanlai2010 嵌入式系统
关于外置ADC与单片机通讯的问题
因为MSP430目前的AD采样速度不够需要用一块外置的AD,遇到的问题大致如下: AD芯片手册说明是支持SPI通讯的,但是AD芯片只有输出,大部分没有存储功能的AD引脚都基本如下: 199574 其 ......
作死教练 微控制器 MCU
有谁知道 PieVectTable.ADCINT=&ad 是什么意思 谢谢了!!
本帖最后由 dontium 于 2015-1-23 13:30 编辑 在这个程序中 EALLOW; // This is needed to write to EALLOW protected registers PieVectTable.ADCINT=&ad; EDIS; // This is ......
xiejian24919 模拟与混合信号
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved