电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5SV4M16DT-6K

产品描述Synchronous DRAM, 4MX16, 5.4ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54
产品类别存储    存储   
文件大小186KB,共21页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

NT5SV4M16DT-6K概述

Synchronous DRAM, 4MX16, 5.4ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54

NT5SV4M16DT-6K规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称南亚科技(Nanya)
零件包装代码TSOP2
包装说明TSOP2, TSOP54,.46,32
针数54
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间5.4 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
交错的突发长度1,2,4,8
JESD-30 代码R-PDSO-G54
长度22.22 mm
内存密度67108864 bit
内存集成电路类型SYNCHRONOUS DRAM
内存宽度16
功能数量1
端口数量1
端子数量54
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装等效代码TSOP54,.46,32
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3 V
认证状态Not Qualified
刷新周期4096
座面最大高度1.2 mm
自我刷新YES
连续突发长度1,2,4,8,FP
最大待机电流0.001 A
最大压摆率0.12 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10.16 mm

NT5SV4M16DT-6K文档预览

下载PDF文档
NT5SV16M4DT
NT5SV8M8DT
NT5SV4M16DT
64Mb Synchronous DRAM
Features
• High Performance:
-6K
f
CK
t
CK
CL
t
AC
t
AC
Clock
Frequency
Clock Cycle
CAS Latency
Clock Access
Time
1
Clock Access
Time
2
166
6
CL=3
---
5.4
133
7.5
143
7
-7K
133
7.5
CL=2
5.4
-7
143
7
CL=3
5.4
Units
MHz
ns
CKs
ns
ns
CL=2 CL=3
5.4
---
5.4
1. Terminated load. See AC Characteristics on page 16.
2. Unterminated load. See AC Characteristics on page 16.
• Single Pulsed RAS Interface
• Fully Synchronous to Positive Clock Edge
• Four Banks controlled by BS0/BS1 (Bank Select)
Programmable CAS Latency: 2, 3
Programmable Burst Length: 1, 2, 4, 8, Full page
Programmable Wrap: Sequential or Interleave
Multiple Burst Read with Single Write Option
Automatic and Controlled Precharge Command
Data Mask for Read/Write control (x4, x8)
Dual Data Mask for byte control (x16)
Auto Refresh (CBR) and Self Refresh
Suspend Mode and Power Down Mode
Standard Power operation
4096 refresh cycles/64ms
Random Column Address every CK (1-N Rule)
Single 3.3V
? ?
0.3V Power Supply
LVTTL compatible
Package: 54-pin 400 mil TSOP-Type II
Description
The NT5SV16M4DT, NT5SV8M8DT, and NT5SV4M16DT
are four-bank Synchronous DRAMs organized as 4Mbit x 4
I/O x 4 Bank, 2Mbit x 8 I/O x 4 Bank, and 1Mbit x 16 I/O x 4
Bank, respectively. These synchronous devices achieve
high-speed data transfer rates of up to 200MHz by employing
a pipeline chip architecture that synchronizes the output data
to a system clock. The chip is fabricated with NTC’s
advanced 64Mbit single transistor CMOS DRAM process
technology.
The device is designed to comply with all JEDEC standards
set for synchronous DRAM products, both electrically and
mechanically. All of the control, address, and data input/out-
put (I/O or DQ) circuits are synchronized with the positive
edge of an externally supplied clock.
RAS, CAS, WE, and CS are pulsed signals which are exam-
ined at the positive edge of each externally applied clock
(CK). Internal chip operating modes are defined by combina-
tions of these signals and a command decoder initiates the
necessary timings for each operation. A fourteen bit address
bus accepts address data in the conventional RAS/CAS mul-
tiplexing style. Twelve row addresses (A0-A11) and two bank
select addresses (BS0, BS1) are strobed with RAS. Eleven
column addresses (A0-A9) plus bank select addresses and
A10 are strobed with CAS. Column address A9 is dropped on
the x8 device, and column addresses A8 and A9 are dropped
on the x16 device.
Prior to any access operation, the CAS latency, burst length,
and burst sequence must be programmed into the device by
address inputs A0-A11, BS0, BS1 during a mode register set
cycle. In addition, it is possible to program a multiple burst
sequence with single write cycle for write through cache oper-
ation.
Operating the four memory banks in an interleave fashion
allows random access operation to occur at a higher rate
than is possible with standard DRAMs. A sequential and gap-
less data rate of up to 200MHz is possible depending on
burst length, CAS latency, and speed grade of the device.
Simultaneous operation of both decks of a stacked device is
allowed, depending on the operation being done. Auto
Refresh (CBR) and Self Refresh operation are supported.
REV 1.1
10/01
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
苏州 驱动开发技术学习小组 (招募)
一个人学习驱动真的起步很难的 想成立一个学习小组这样大家进步会快点。 而且苏州是个小地方 这方面的专业人才还是很少 想找个人讨论都很困难。所以想在此方面有所发展的朋友仔细看看。 ......
weiguozwg 嵌入式系统
【信号处理】:数字信号处理的FPGA实现(第三版-英文)
内容为英文版本,588页。...
liuceone FPGA/CPLD
linux移植问题(ARM,2410)
我用make zImage编译好2.6.13的内核文件后,把/arch/arm/boot/zImage 文件烧进板子后,linux解压出错.错误信息如下: VIVI version 0.1.4 (root@localhost.localdomain) (gcc version ......
woshilaojiang Linux开发
饱和电感及其在开关电源中的应用
[作者:李金鹏,尹华杰,侯聪玲转贴自:北极星电技术 介绍了饱和电感的分类及其基本物理特性,总结了可饱和电感在尖峰抑制器、磁放大器、移相全桥ZVS-PWM变换器、谐振变换器和逆变电源 ......
fighting 能源基础设施
斑竹,请教个问题
在调试的时候,怎么设置端口的AFR功能?...
chuanshuo898 stm32/stm8
想求一个可以在WIN7下32位和64位好安装的CANDENCE和PADS
想求一个可以在WIN7下32位和64位好安装的CANDENCE和PADS。以前都是用的XP,现在慢慢换成并习惯WIN7的系统了。谢谢了! ...
cat3902982 PCB设计
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved