ESMT
SDRAM
M12L128168A (2N)
2M x 16 Bit x 4 Banks
Synchronous DRAM
FEATURES
JEDEC standard 3.3V power supply
LVTTL compatible with multiplexed address
Four banks operation
MRS cycle with address key programs
- CAS Latency ( 2 & 3 )
- Burst Length ( 1, 2, 4, 8 & full page )
- Burst Type ( Sequential & Interleave )
All inputs are sampled at the positive going edge of the
system clock
Burst Read single write operation
DQM for masking
Auto & self refresh
64ms refresh period (4K cycle)
ORDERING INFORMATION
Product ID
M12L128168A-5TG2N
M12L128168A-5BG2N
M12L128168A-6TG2N
M12L128168A-6BG2N
M12L128168A-7TG2N
M12L128168A-7BG2N
Max
Freq.
200MHz
166MHz
143MHz
Package
Comments
Pb-free
Pb-free
Pb-free
Pb-free
Pb-free
Pb-free
200MHz 54 Pin TSOPII
54 Ball FBGA
54 Ball FBGA
54 Ball FBGA
166MHz 54 Pin TSOPII
143MHz 54 Pin TSOPII
GENERAL DESCRIPTION
The M12L128168A is 134,217,728 bits synchronous high data rate Dynamic RAM organized as 4 x 2,097,152 words by 16 bits.
Synchronous design allows precise cycle control with the use of system clock I/O transactions are possible on every clock cycle.
Range of operating frequencies, programmable burst length and programmable latencies allow the same device to be useful for a
variety of high bandwidth, high performance memory system applications.
PIN CONFIGURATION (TOP VIEW)
(TSOPII 54L, 400milX875mil Body, 0.8mm Pin Pitch)
BALL CONFIGURATION (TOP VIEW)
(BGA 54, 8mmX8mmX1mm Body, 0.8mm Ball Pitch)
Elite Semiconductor Memory Technology Inc.
Publication Date: Jun. 2012
Revision: 1.1
1/45
ESMT
BLOCK DIAGRAM
CLK
CKE
Address
Mode
Register
Clock
Generator
M12L128168A (2N)
Bank D
Bank C
Bank B
Row
Address
Buffer
&
Refresh
Counter
Row Decoder
Bank A
Sense Amplifier
Command Decoder
Control Logic
L(U)DQM
CS
RAS
CAS
WE
Column
Address
Buffer
&
Counter
Column Decoder
Input & Output
Buffer
Latch Circuit
Data Control Circuit
DQ
PIN DESCRIPTION
PIN
CLK
CS
CKE
A0 ~ A11
BA0 , BA1
RAS
NAME
System Clock
Chip Select
Clock Enable
Address
Bank Select Address
Row Address Strobe
INPUT FUNCTION
Active on the positive going edge to sample all inputs
Disables or enables device operation by masking or enabling all
inputs except CLK , CKE and L(U)DQM
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior new command.
Disable input buffers for power down in standby.
Row / column address are multiplexed on the same pins.
Row address : RA0~RA11, column address : CA0~CA8
Selects bank to be activated during row address latch time.
Selects bank for read / write during column address latch time.
Latches row addresses on the positive going edge of the CLK with
RAS low. (Enables row access & precharge.)
Latches column address on the positive going edge of the CLK with
CAS low. (Enables column access.)
Enables write operation and row precharge.
Latches data in starting from CAS ,
WE
active.
Makes data output Hi-Z, t
SHZ
after the clock and masks the output.
Blocks data input when L(U)DQM active.
Data inputs / outputs are multiplexed on the same pins.
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to provide
improved noise immunity.
This pin is recommended to be left No Connection on the device.
CAS
WE
Column Address Strobe
Write Enable
Data Input / Output Mask
Data Input / Output
Power Supply / Ground
Data Output Power / Ground
No Connection
L(U)DQM
DQ0 ~ DQ15
V
DD
/ V
SS
V
DDQ
/ V
SSQ
NC
Elite Semiconductor Memory Technology Inc.
Publication Date: Jun. 2012
Revision: 1.1
2/45
ESMT
ABSOLUTE MAXIMUM RATINGS
Parameter
Voltage on any pin relative to V
SS
Voltage on V
DD
supply relative to V
SS
Operating ambient temperature
Storage temperature
Power dissipation
Short circuit current
Note:
Symbol
V
IN
, V
OUT
V
DD
, V
DDQ
T
A
TSTG
PD
I
OS
Value
M12L128168A (2N)
Unit
V
V
°C
°
C
W
mA
-1.0 ~ 4.6
-1.0 ~ 4.6
0 ~ +70
-55 ~ +150
1
50
Permanent device damage may occur if ABSOLUTE MAXIMUM RATING are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
DC OPERATING CONDITION
Recommended operating conditions (Voltage referenced to V
SS
= 0V)
Parameter
Supply voltage
Input logic high voltage
Input logic low voltage
Output logic high voltage
Output logic low voltage
Input leakage current
Output leakage current
Note:
Symbol
V
DD
, V
DDQ
V
IH
V
IL
V
OH
V
OL
I
IL
I
OL
Min
3.0
2.0
-0.3
2.4
-
-5
-5
Typ
3.3
3.0
0
-
-
-
-
Max
3.6
V
DD
+0.3
0.8
-
0.4
5
5
Unit
V
V
V
V
V
μ
A
μ
A
Note
1
2
I
OH
= -2mA
I
OL
= 2mA
3
4
1. V
IH
(max) = 4.6V AC for pulse width
≤
10ns acceptable.
2. V
IL
(min) = -1.5V AC for pulse width
≤
10ns acceptable.
3. Any input 0V
≤
V
IN
≤
V
DD
, all other pins are not under test = 0V.
4. Dout is disabled, 0V
≤
V
OUT
≤
V
DD.
CAPACITANCE
(V
DD
= 3.3V, T
A
= 25
°
C , f = 1MHz)
Parameter
Input capacitance (A0 ~ A11, BA0 ~ BA1)
Input capacitance (CLK, CKE, CS , RAS , CAS ,
WE
& L(U)DQM)
Symbol
C
IN1
C
IN2
C
OUT
Min
2
2
2
Max
5
5
5
Unit
pF
pF
pF
Data input/output capacitance (DQ0 ~ DQ15)
Elite Semiconductor Memory Technology Inc.
Publication Date: Jun. 2012
Revision: 1.1
3/45
ESMT
DC CHARACTERISTICS
Recommended operating condition unless otherwise noted
Parameter
Operating Current
(One Bank Active)
Precharge Standby Current
in power-down mode
Symbol
Test Condition
M12L128168A (2N)
Version
-5
-6
100
2
2
20
-7
90
Unit
Note
I
CC1
I
CC2P
I
CC2PS
I
CC2N
I
CC2NS
Burst Length = 1, t
RC
≥
t
RC
(min), I
OL
= 0 mA
CKE
≤
V
IL
(max), t
CC
= t
CC
(min)
CKE & CLK
≤
V
IL
(max), t
CC
=
∞
CKE
≥
V
IH
(min), CS
≥
V
IH
(min), t
CC
= t
CC
(min)
Input signals are changed one time during 2t
CC
CKE
≥
V
IH
(min), CLK
≤
V
IL
(max), t
CC
=
∞
input signals are stable
CKE
≤
V
IL
(max), t
CC
= t
CC
(min)
CKE & CLK
≤
V
IL
(max), t
CC
=
∞
CKE
≥
V
IH
(min), CS
≥
V
IH
(min), t
CC
=15ns
110
mA
mA
1,2
Precharge Standby Current
in non power-down mode
mA
10
5
5
mA
Active Standby Current
in power-down mode
I
CC3P
I
CC3PS
Active Standby Current
in non power-down mode
(One Bank Active)
I
CC3N
Input signals are changed one time during 2clks
All other pins
≥
V
DD
-0.2V or
≤
0.2V
25
mA
I
CC3NS
Operating Current
(Burst Mode)
Refresh Current
Self Refresh Current
Note:
I
CC4
I
CC5
I
CC6
CKE
≥
V
IH
(min), CLK
≤
V
IL
(max), t
CC
=
∞
input signals are stable
I
OL
= 0 mA, Page Burst, 4 Banks activated
t
RFC
≥
t
RFC
(min)
CKE
≤
0.2V
120
210
15
110
200
2
100
190
mA
mA
mA
mA
1,2
1. Measured with outputs open.
2. Input signals are changed one time during 2 CLKS.
Elite Semiconductor Memory Technology Inc.
Publication Date: Jun. 2012
Revision: 1.1
4/45
ESMT
AC OPERATING TEST CONDITIONS
(V
DD
= 3.3V
±
0.3V)
Parameter
Input levels (Vih/Vil)
Input timing measurement reference level
Input rise and fall-time
Output timing measurement reference level
Output load condition
3.3V
1200
Output
870
Ω
50pF
M12L128168A (2N)
Value
2.4/0.4
1.4
tr/tf = 1/1
1.4
See Fig. 2
Vtt = 1.4V
Unit
V
V
ns
V
Ω
V
OH
(DC) =2.4V , I
OH
= -2 mA
V
OL
(DC) =0.4V , I
OL
= 2 mA
Output
Z0 =50
50
Ω
Ω
50pF
(Fig. 1) DC Output Load Circuit
(Fig. 2) AC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Parameter
Row active to row active delay
RAS to CAS delay
Row precharge time
Row active time
@ Operating
@ Auto refresh
Symbol
-5
t
RRD
(min)
t
RCD
(min)
t
RP
(min)
t
RAS
(min)
t
RAS
(max)
t
RC
(min)
t
RFC
(min)
t
CDL
(min)
t
RDL
(min)
t
BDL
(min)
t
REF
(max)
t
CCD
(min)
CAS latency = 3
CAS latency = 2
10
15
15
40
55
55
Version
-6
12
18
18
42
100
60
60
1
2
1
64
1
2
1
63
63
-7
14
21
21
42
ns
ns
ns
ns
us
ns
ns
CLK
CLK
CLK
ms
CLK
ea
1
1,5
2
2
2
6
3
4
1
1
1
1
Unit
Note
Row cycle time
Last data in to col. address delay
Last data in to row precharge
Last data in to burst stop
Refresh period (4,096 rows)
Col. address to col. address delay
Number of valid
Output data
Note: 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then
rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. A new command may be given t
RFC
after self refresh exit.
6. A maximum of eight consecutive AUTO REFRESH commands (with t
RFC
(min)) can be posted to any given SDRAM, and
the maximum absolute interval between any AUTO REFRESH command and the next AUTO REFRESH command is
8x15.6
μ
s.)
Elite Semiconductor Memory Technology Inc.
Publication Date: Jun. 2012
Revision: 1.1
5/45