电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS32M16BT-6KI

产品描述DDR DRAM, 32MX16, 0.7ns, CMOS, PDSO66, 0.400 INCH, TSSOP2-66
产品类别存储    存储   
文件大小6MB,共79页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

NT5DS32M16BT-6KI概述

DDR DRAM, 32MX16, 0.7ns, CMOS, PDSO66, 0.400 INCH, TSSOP2-66

NT5DS32M16BT-6KI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称南亚科技(Nanya)
零件包装代码TSSOP
包装说明TSOP2, TSSOP66,.46
针数66
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.7 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
交错的突发长度2,4,8
JESD-30 代码R-PDSO-G66
长度22.22 mm
内存密度536870912 bit
内存集成电路类型DDR DRAM
内存宽度16
功能数量1
端口数量1
端子数量66
字数33554432 words
字数代码32000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织32MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装等效代码TSSOP66,.46
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源2.5 V
认证状态Not Qualified
刷新周期8192
座面最大高度1.2 mm
自我刷新YES
连续突发长度2,4,8
最大待机电流0.005 A
最大压摆率0.3 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
宽度10.16 mm
Base Number Matches1

NT5DS32M16BT-6KI文档预览

下载PDF文档
NT5DS128M4BF
NT5DS64M8BF
NT5DS32M16BF
NT5DS128M4BT
NT5DS64M8BT
NT5DS32M16BT
NT5DS128M4BG
NT5DS64M8BG
NT5DS32M16BG
NT5DS128M4BS
NT5DS64M8BS
NT5DS32M16BS
512Mb DDR SDRAM
Features
CAS Latency and Frequency
CAS
Latency
2
2.5
3
Maximum Operating Frequency (MHz)
DDR400(5TI)
DDR333(6KI)
-
133
166
166
200
-
• DDR 512M bit, die B, based on 110nm design rules
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2 / 2.5(6KI) or 2.5 / 3(5TI)
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
SSTL-2 compatible
V
DD
= V
DDQ
= 2.5V
±
0.2V (6KI)
V
DD
= V
DDQ
= 2.6V
±
0.1V (5TI)
Description
NT5DS128M4BG, NT5DS32M16BG, NT5DS64M8BG,
NT5DS128M4BS, NT5DS32M16BS, NT5DS64M8BS,
NT5DS128M4BF, NT5DS32M16BF, NT5DS64M8BF,
NT5DS128M4BT, NT5DS32M16BT, NT5DS64M8BT are the
die B of 512Mb SDRAM devices based using DDR interface.
They are all based on Nanya’s 110 nm design process.
The 512Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 536,870,912 bits. It is
internally configured as a quad-bank DRAM.
The 512Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 512Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 512Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of
operation.
REV 1.3
11/2007
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
进口光纤传感器
Probing Technologies Inc.是北美多家光纤传感器生产厂家在中国大陆的指定代理商,专业化提供各种光纤传感器技术服务、产品及工程解决方案。目前公司代理的光纤传感器产品有:法布里-比罗特(F ......
bw98 测试/测量
这几本430的书从那里可以购买到!
113368113369113370...
蓝雨夜 微控制器 MCU
f769评测之基本驱动篇--PWM输出
从参考手册rm中可知PWM是定时器的功能之一,用过st的都知道。本帖开始配置定时器的PWM输出功能。 首先要选择对应的IO口,并配置IO的对应外设功能,可以参考笔者所发的 https://bbs.eeworld.co ......
star_66666 stm32/stm8
芯灵思SinlinxA33 简单QT控制led(io控制)
本帖最后由 babyking 于 2019-1-9 13:08 编辑 需要之前看过 “SinlinxA33搭建Qt App开发环境编写helloworld” “芯灵思Sinlinx A33实现linux led驱动” 这两篇帖子,了解QT编程主要代码: ......
babyking 嵌入式系统
EVC++下不支持GetRunningObjectTable( )函数?
在移植陆老师的SAMPLEPLAYER到WINCE下,但编译报不支持GetRunningObjectTable( )和CreateItemMoniker( )这两个函数,请问为什么?我自己导出的SDK包不全面?还是跟. ......
rodney2pk 嵌入式系统
请知晓的前辈,告知一二。为何DXP导入设计时,很多元件无法导入?
在DXP中将原理图导入到pcb板时,为什么很多元件没有被导入 。如图一、图二那样。 请知晓的前辈,告知一二。万分感激! 267160 图一 267161 图二 ...
合欢铃 PCB设计
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved