电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS64M4BF-5

产品描述DDR DRAM, 64MX4, 0.6ns, CMOS, PBGA60, CSP-60
产品类别存储    存储   
文件大小1MB,共80页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

NT5DS64M4BF-5概述

DDR DRAM, 64MX4, 0.6ns, CMOS, PBGA60, CSP-60

NT5DS64M4BF-5规格参数

参数名称属性值
厂商名称南亚科技(Nanya)
零件包装代码BGA
包装说明FBGA, BGA60,9X12,40/32
针数60
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.6 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
交错的突发长度2,4,8
JESD-30 代码R-PBGA-B60
长度13 mm
内存密度268435456 bit
内存集成电路类型DDR DRAM
内存宽度4
功能数量1
端口数量1
端子数量60
字数67108864 words
字数代码64000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64MX4
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码FBGA
封装等效代码BGA60,9X12,40/32
封装形状RECTANGULAR
封装形式GRID ARRAY, FINE PITCH
电源2.6 V
认证状态Not Qualified
刷新周期8192
座面最大高度1.15 mm
自我刷新YES
连续突发长度2,4,8
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)2.6 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
宽度8 mm
Base Number Matches1

NT5DS64M4BF-5文档预览

下载PDF文档
NT5DS64M4BT NT5DS64M4BF
NT5DS32M8BT NT5DS32M8BF
NT5DS16M16BT NT5DS16M16BF
256Mb DDR SDRAM
Features
CAS Latency and Frequency
CAS
Latency
3
2.5
Maximum Operating Frequency (MHz)
DDR400A
DDR400B
(-5)
(-5T)
200
200
200
166
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2.5, 3
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
SSTL_2 compatible I/O interface
V
DDQ
= 2.6V
±
0.1V
V
DD
= 2.6V
±
0.1V
Description
The 256Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 268,435,456 bits. It is
internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode
of operation.
REV 1.1
04/2003
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
500个全彩96*64 OLED屏 只为人气 亏邮费搭给坛友们
本帖最后由 ylyfxzsx 于 2015-1-6 10:17 编辑 新年欢迎兄弟们继续来撸, 500个全彩OLED屏 只为人气,亏邮费给兄弟们,希望能有个钻吧,阿门…… 注意:保证原装原包全新,提供规格书,不 ......
ylyfxzsx 淘e淘
如何打印上网时app层与3g模块驱动程序之间的收发数据?
我使用2440+wince 5.0+3G模块实现上网功能,现在浏览网页时总是会出现突然不能浏览的现象,不能浏览网页时系统也不会提示网络连接断开;3g模块usb驱动程序由代理商提供,总说我们的app有问 ......
yazierqiu 嵌入式系统
请熟悉6000系列的朋友近来点评一下这张6713的图(完整原理图PDF格式)
基本情况是:用6713做一个浮点计算器,对外的通信只有McBSP和EMIF外扩了一片FLASH用来放程序,运行时BOOT到内部RAM中,为了防止外部高速总线带来的干扰问题,没有外扩RAM和其它任何存储器,没有 ......
mikerain DSP 与 ARM 处理器
中国的雾霾,中国的命
以前还不觉得雾霾有多大的影响,近两年越来越觉得太恐怖了,白天如黑夜暗,呼吸都觉得不舒服,哎,中国是怎么了,才短短几十年,把空气,水,人与人之间的信任都通通搞破碎了,破镜能重圆吗?环 ......
eyesee 聊聊、笑笑、闹闹
【震惊!记者卧底揭银行卡盗刷黑幕:10秒就可复制一张卡】 转
【震惊!记者卧底揭银行卡盗刷黑幕:10秒就可复制一张卡】近日河南都市频道记者卧底银行卡盗刷团伙,调查结果触目惊心:8000元买一台银行卡复制器,短短10秒就能复制银行卡,卡号、密码全准确!目 ......
mmmllb 聊聊、笑笑、闹闹
【招聘】济南高新区集成电路公司招聘
请将简历发送至 yunxin_ic @163.com ---------------------------------------------------------- RF/模拟电路设计工程师 (2名) 职位描述 1、负责RF模拟与混合信号IC的设计工作,电路 ......
uwb11n 求职招聘
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved