电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS32M16BG-75B

产品描述DDR DRAM, 32MX16, 0.75ns, CMOS, PBGA60, 0.80 X 1 MM PITCH, GREEN, BGA-60
产品类别存储    存储   
文件大小6MB,共80页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
标准
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

NT5DS32M16BG-75B概述

DDR DRAM, 32MX16, 0.75ns, CMOS, PBGA60, 0.80 X 1 MM PITCH, GREEN, BGA-60

NT5DS32M16BG-75B规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码BGA
包装说明TBGA, BGA60,9X12,40/32
针数60
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.75 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
交错的突发长度2,4,8
JESD-30 代码R-PBGA-B60
长度12 mm
内存密度536870912 bit
内存集成电路类型DDR DRAM
内存宽度16
功能数量1
端口数量1
端子数量60
字数33554432 words
字数代码32000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA60,9X12,40/32
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5 V
认证状态Not Qualified
刷新周期8192
座面最大高度1.2 mm
自我刷新YES
连续突发长度2,4,8
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10 mm
Base Number Matches1

NT5DS32M16BG-75B文档预览

下载PDF文档
NT5DS128M4BF / NT5DS128M4BT/ NT5DS128M4BG (Green) / NT5DS128M4BS (Green)
NT5DS64M8BF / NT5DS64M8BT/ NT5DS64M8BG (Green) / NT5DS64M8BS (Green)
NT5DS32M16BF / NT5DS32M16BT / NT5DS32M16BG (Green) / NT5DS32M16BS (Green)
512Mb DDR SDRAM
Features
CAS Latency and Frequency
CAS
Latency
2
2.5
3
Maximum Operating Frequency (MHz)
DDR400
DDR333
DDR266B
(5T)
(6K)
(75B)
-
133
100
166
166
133
200
-
-
• DDR 512M bit, die B, based on 110nm design rules
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2 / 2.5 (6K & 75B), 2.5 / 3 (5T)
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DD
= V
DDQ
= 2.5V
±
0.2V (6K & 75B)
V
DD
= V
DDQ
= 2.6V
±
0.1V (5T)
Description
NT5DS128M4BF, NT5DS128M4BT, NT5DS64M8BF,
NT5DS64M8BT, NT5DS32M16BF and NT5DS32M16BT are
die B of 512Mb SDRAM devices based using DDR interface.
They are all based on Nanya’s 110 nm design process.
The 512Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 536,870,912 bits. It is
internally configured as a quad-bank DRAM.
The 512Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 512Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 512Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of
operation.
REV 1.4
16 Aug 2006
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Ubuntu 手机即将问世
本帖最后由 jameswangsynnex 于 2015-3-3 19:56 编辑 Canonical公司在职位的描述文字中写道“寻找业务拓展的精英来发展与行业伙伴的深度合作关系,来促进Ubuntu作为智能手机系统最终登陆手机” ......
wstt 消费电子
2012年10月 版主芯币奖励!
2012年10月 版主芯币奖励! 版主芯币发放的要求:月在线时间>30小时 月发帖>30帖 版主的一些小规则:https://bbs.eeworld.com.cn/thread-77551-1-1.html 11月30日前没有跟帖,视为自动放弃 ......
EEWORLD社区 为我们提建议&公告
关于使用DE1-SOC今后就业找工作
明年就要找工作,从目前行业来看市场上还没有针对SOC的一些工作岗位。现在再使用DE1-SOC,linux和FPGA编程都懂些,目前跟导师做的项目也是需要我两者都要学的好点,但找工作只能在FPGA与ARM上二 ......
全部都是泡馍 FPGA/CPLD
MMA7455的应用
在调MMA7455的时候,为什么MMA7455的返回值一直是255,即X1,X2,X3的值一直是255,还有基于IIC的话CS接口要接嘛?求指教 #include #define SCL_H P1OUT |= BIT2 #define SCL_L P1OUT & ......
weizhideshenghu 电子竞赛
500W D类汽车电子超低音放大器的设计考虑
Design considerations for 500W Class D automotive subwoofer amplifiersClass D designs promise higher output power within a given automotive electronics system volume. But convertin ......
maker 汽车电子
stm32用cc1101之间通讯
stm32用cc1101之间通讯,老是用不了,求大神指导,不知哪里错了,谁有正确的程序参考下吗?:time: ...
1558107138 stm32/stm8
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved