电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS32M8BS-6KL

产品描述DDR DRAM, 32MX8, 0.7ns, CMOS, PDSO66, 0.400 INCH, LEAD AND HALOGEN FREE, PLASTIC, TSOP2-66
产品类别存储    存储   
文件大小2MB,共80页
制造商南亚科技(Nanya)
官网地址http://www.nanya.com/cn
南亚科技股份有限公司以成为最佳DRAM(动态随机存取记忆体)之供应商为目标,强调以服务客户为导向,透过与夥伴们紧密的合作,强化产品的研发与制造,进而提供客户全方位产品及系统解决方案。面对持续成长的利基型DRAM市场,南亚科技除了提供从128Mb到8Gb产品,更持续拓展产品多元化。主要的应用市场包括数位电视、机上盒(STB)、网通、平板电脑等智慧电子系统、车用及工规等产品。同时,为满足大幅成长的行动与穿戴装置市场需求,南亚科技更专注於研发及制造低功耗记忆体产品。近年来,南亚科技积极经营利基型记忆体市场,专注於低功耗与客制化核心产品线的研发。在制程进度上,更导入20奈米制程技术,致力於生产DDR4和LPDDR4产品,期能进一步提升整体竞争力。南亚科技也将持续强化高附加价值利基型记忆体战线与完美的客户服务,强化本业营运绩效,确保所有股东权益,创造企业永续经营之价值。
下载文档 详细参数 全文预览

NT5DS32M8BS-6KL概述

DDR DRAM, 32MX8, 0.7ns, CMOS, PDSO66, 0.400 INCH, LEAD AND HALOGEN FREE, PLASTIC, TSOP2-66

NT5DS32M8BS-6KL规格参数

参数名称属性值
零件包装代码TSOP2
包装说明TSOP2, TSSOP66,.46
针数66
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.7 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
交错的突发长度2,4,8
JESD-30 代码R-PDSO-G66
长度22.22 mm
内存密度268435456 bit
内存集成电路类型DDR DRAM
内存宽度8
功能数量1
端口数量1
端子数量66
字数33554432 words
字数代码32000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32MX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装等效代码TSSOP66,.46
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5 V
认证状态Not Qualified
刷新周期8192
座面最大高度1.2 mm
自我刷新YES
连续突发长度2,4,8
最大待机电流0.02 A
最大压摆率0.325 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10.16 mm
Base Number Matches1

NT5DS32M8BS-6KL文档预览

下载PDF文档
NT5DS64M4BT
NT5DS32M8BT
NT5DS16M16BT
NT5DS64M4BF
NT5DS32M8BF
NT5DS16M16BF
NT5DS64M4BS
NT5DS32M8BS
NT5DS16M16BS
NT5DS64M4BG
NT5DS32M8BG
NT5DS16M16BG
256Mb DDR SDRAM
Features
CAS Latency and Frequency
CAS
Latency
2.5
Maximum Operating Frequency
(MHz)*
DDR333
DDR266
6K/6KL
75B
166
133
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
• Differential clock inputs (CK and CK)
• Four internal banks for concurrent operation
• Data mask (DM) for write data
• DLL aligns DQ and DQS transitions with CK transitions
• Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
• Burst lengths: 2, 4, or 8
• CAS Latency: 2.5
• Auto Precharge option for each burst access
• Auto Refresh and Self Refresh Modes
• 7.8µs Maximum Average Periodic Refresh Interval
• 2.5V (SSTL_2 compatible) I/O
• V
DDQ
= 2.5V
±
0.2V
• V
DD
= 2.5V
±
0.2V
• Available in 6K, 6KL and 75B speed sorts
• 6KL sort has IDD6<=1.5mA
• Available as Lead-free and Halogen-free products
Description
The 256Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 268,435,456 bits. It is
internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode
of operation.
REV 1.6
21Jul2004
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
LM3S6918 Jtag/SW ,调试出现 Selected SWO Clock is not Supported
LM3S6918 自己做的板子,插上JLink 后, 可以在jtag 和SW模式都可以读到CPU core。 也可以download程序到CPU flash。 但是在SW模式下一Dubeg,就跳出来 Selected SWO Clock is not Supported。 ......
alone888 微控制器 MCU
两种测试电源纹波的差异
两种测试电源纹波的差异,你看懂了吗?{:1_96:} 231479 231480 图1为常规的示波器探头测试,图二采用了焊锡缠绕将夹子改成非常短的线就可以减少干扰 ...
maylove 模拟与混合信号
(番外14)GD32L233评测-驱动段码LCD
本帖最后由 韵湖葱白 于 2022-4-29 08:59 编辑 ## 前言 之前粗看GD32L233的资料,支持SLCD驱动,高兴的买了一块裸屏; 结果后来细看,发现CCT6不支持,裸屏不能浪费了,又买了一块天微 ......
韵湖葱白 GD32 MCU
【拆检】温度校验仪
故障现象:6A保险丝熔断 初步判断:发热单元有短路 设备外观: 36357 揭开接线后盖: 36358 固态继电器: 36359 发热体/感温探测组件: 36360 数显温控器: 36361 固态 ......
zcgzanne 测试/测量
看《C专家编程》,学到一招。。。
有时免不了画个图或自己造字什么的,书中给出的技巧真妙。。。 #define X )*2+1 #define _ )*2 #define S ((((((((0 //8X8 //#define S ((((((((((((((((0 //16X16 定义一个数组: ......
yishengbubian 嵌入式系统
【芯航线FPGA学习】芯航线FPGA学习平台焊接记录
今天,来开帖子讲讲芯航线FPGA开发板的焊接调试过程。芯航线FPGA开发板上包含了0603封装的电阻电容、扁平封装的SDRAM、SRAM存储器、BGA封装的FPGA芯片以及大量的通孔接插件,焊接起来,综合性还 ......
小梅哥 FPGA/CPLD
小广播

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved