ESMT
PSRAM
Features
•Advanced low-power architecture
•High speed: 55 ns, 70 ns
•Wide voltage range: 2.7V to 3.6V
•Typical active current: 1 mA @ f = 1 MHz
•Low standby power
•Automatic power-down when deselected
M24L28256SA
2-Mbit (256K x 8)
Pseudo Static RAM
the device is accomplished by asserting Chip Enable ( CE )
and Write Enable (
WE
) inputs LOW .Data on the eight I/O
pins(I/O
0
through I/O
7
) is then written into the location
specified on the address pins (A
0
through A
17
).
Reading from the device is accomplished by asserting the
Chip Enable One ( CE ) and Output Enable ( OE ) inputs LOW
while forcing Write Enable (
WE
) HIGH. Under these
conditions, the contents of the memory location specified by
the address pins will appear on the I/O pins.
The eight input/output pins (I/O
0
through I/O
7
) are placed in a
high-impedance state when the device is deselected ( CE
HIGH ), the outputs are disabled ( OE HIGH), or during write
operation ( CE LOW and
WE
LOW). See the Truth Table
for a complete description of read and write modes.
Functional Description
The M24L28256SA is a high-performance CMOS pseudo
static RAM (PSRAM) organized as 256K words by 8 bits.
Easy memory expansion is provided by an active LOW Chip
Enable( CE ) and active LOW Output Enable ( OE ).This
device has an automatic power-down feature that reduces
power consumption dramatically when deselected. Writing to
Logic Block Diagram
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Jul. 2008
Revision
:
1.1
1/12
ESMT
Pin Configuration[2, 3]
VFBGA
Top View
M24L28256SA
Product Portfolio
Power Dissipation
Product
Min.
M24L28256SA
2.7
V
CC
Range (V)
Speed(ns)
Max.
3.6
55
70
Operating I
CC
(mA)
f = 1MHz
Typ.[3]
1
Max.
5
f = f
MAX
Typ.[3]
14
8
Max.
22
15
Standby I
SB2
(µA)
Typ. [3]
9
Max.
40
Typ.
3.0
Notes:
2.NC “no connect”—not connected internally to the die.
3. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V
CC
= V
CC (typ)
and T
A
= 25°C.
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Jul. 2008
Revision
:
1.1
2/12
ESMT
Maximum Ratings
(Above which the useful life may be impaired. For user
guide-lines, not tested.)
Storage Temperature ...................................–65°C to +150°C
Ambient Temperature with
Power Applied ..............................................–55°C to +125°C
Supply Voltage to
Ground Potential . ............... ............ ...........−0.4V to 4.6V
DC Voltage Applied to Outputs
in High-Z State[4, 5, 6] .................................−0.4V to 3.7V
DC Input Voltage[4, 5, 6].................... .........−0.4V to 3.7V
Output Current into Outputs (LOW) ...............................20 mA
M24L28256SA
Static Discharge Voltage ........................................ >2001V
(per MIL-STD-883, Method 3015)
Latch-up Current ....................................................> 200 mA
Operating Range
Range
Extended
Industrial
Ambient
Temperature (T
A
)
−25°C
to +85°C
−40°C
to +85°C
V
CC
2.7V to 3.6V
2.7V to 3.6V
Electrical Characteristics (Over the Operating Range)
-55
Parameter
V
CC
V
OH
V
OL
V
IH
V
IL
I
IX
I
OZ
I
CC
Description
Supply Voltage
Output HIGH
Voltage
Output LOW
Voltage
Input HIGH
Voltage
Input LOW Voltage
Input Leakage
Current
Output Leakage
Current
V
CC
Operating
Supply Current
Automatic CE
Power-Down
Current
—CMOS Inputs
Automatic CE
Power-Down
Current
—CMOS Inputs
Test Conditions
Min.
I
OH
=
−0.1
mA
I
OL
= 0.1 mA
0.8*
V
CC
-0.4
GND
≤
V
IN
≤
V
CC
GND
≤
V
OUT
Disable
f = f
MAX
= 1/t
RC
f = 1 MHz
-1
-1
14
1
2.7
V
CC
-
0.4
Typ
.[3]
3.0
Max.
3.6
Min.
2.7
V
CC
-
0.4
0.8*
V
CC
-0.4
-1
-1
8
1
-70
Typ.
[3]
3.0
Unit
Max.
3.6
V
V
0.4
V
CC
+0.4
0.4
+1
+1
15
5
mA
V
V
V
µA
µA
0.4
V
CC
+
0.4
0.4
+1
+1
22
5
≤
V
CC
, Output
V
CC
= 3.6V
I
OUT
= 0mA
CMOS levels
I
SB1
CE
≥
V
CC
−0.2V,
V
IN
≥
V
CC
−
0.2V, V
IN
≤
0.2V,
f = fMAX (Address and Data Only),
f=0
CE
≥
V
CC
−0.2V,
V
IN
≥
V
CC
−
0.2V, V
IN
≤
0.2V,
f = 0, V
CC
= 3.6V
40
250
40
250
µA
I
SB2
9
40
9
40
µA
Capacitance[7]
Parameter
C
IN
C
OUT
Description
Input Capacitance
Output Capacitance
Test Conditions
TA = 25°C, f = 1 MHz
V
CC
= V
CC(typ)
Max.
8
8
Unit
pF
pF
Thermal Resistance[7]
Parameter
Θ
JA
Θ
JC
Description
Thermal Resistance(Junction to Ambient)
Thermal Resistance (Junction to Case)
Test Conditions
Test conditions follow standard test
methods and procedures for measuring
thermal impedance, per EIA/ JESD51.
BGA
55
17
Unit
°C/W
°C/W
Notes:
4.V
IH(MAX)
= V
CC
+ 0.5V for pulse durations less than 20 ns.
5.V
IL(MIN)
= –0.5V for pulse durations less than 20 ns.
6.Overshoot and undershoot specifications are characterized and are not 100% tested.
7.Tested initially and after design or process changes that may affect these parameters.
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Jul. 2008
Revision
:
1.1
3/12
ESMT
AC Test Loads and Waveforms
M24L28256SA
Parameters
R1
R2
R
TH
V
TH
3.0V (V
CC
)
22000
22000
11000
1.50
Unit
Ω
Ω
Ω
V
Switching Characteristics Over the Operating Range [8]
Parameter
Read Cycle
t
RC
t
AA
t
OHA
t
ACE
t
DOE
t
LZOE
t
HZOE
t
LZCE
t
HZCE
t
SK[
12]
Write Cycle [11]
t
WC
t
SCE
t
AW
t
HA
t
SA
t
PWE
t
SD
t
HD
t
HZWE
t
LZWE
Description
Read Cycle Time
Address to Data Valid
Data Hold from Address Change
CE LOW
OE LOW to Data Valid
OE LOW to Low Z[9, 10]
OE HIGH to High Z[9, 10]
CE LOW
CE HIGH
Address Skew
Write Cycle Time
CE LOW
Address Set-Up to Write End
Address Hold from Write End
Address Set-Up to Write Start
WE
Pulse Width
-55
Min.
55[12]
55
5
55
25
5
25
2
25
0
55
45
45
0
0
40
25
0
25
5
5
70
55
55
0
0
55
25
0
5
5
10
Max.
Min.
70
-70
Max.
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
70
70
35
25
25
10
Data Set-Up to Write End
Data Hold from Write End
WE
LOW to High-Z[9, 10]
WE
HIGH to Low-Z[9, 10]
25
ns
ns
Notes:
8. Test conditions assume signal transition time of 1V/ns or higher, timing reference levels of V
CC(typ)
/2, input pulse levels of 0V
to V
CC(typ)
, and output loading of the specified I
OL
/I
OH
and 30-pF load capacitance
9. t
HZOE
, t
HZCE
, and t
HZWE
transitions are measured when the outputs enter a high-impedance state.
10. High-Z and Low-Z parameters are characterized and are not 100% tested.
11. The internal write time of the memory is defined by the overlap of
WE
, CE = V
IL
, . All signals must be ACTIVE to initiate a
write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be
referenced to the edge of the signal that terminates write.
12. To achieve 55-ns performance, the read access should be CE controlled. In this case t
ACE
is the critical parameter and t
SK
is satisfied when the addresses are stable prior to chip enable going active. For the 70-ns cycle, the addresses must be
stable within 10 ns after the start of the read cycle.
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Jul. 2008
Revision
:
1.1
4/12
ESMT
Switching Waveforms
Read Cycle 1 (Address Transition Controlled)[12, 13, 14]
M24L28256SA
Read Cycle 2 (
OE
Controlled)[12, 14]
Notes:
13. Device is continuously selected. OE and CE = V
IL
.
14.
WE
is HIGH for Read Cycle.
Elite Semiconductor Memory Technology Inc.
Publication Date
:
Jul. 2008
Revision
:
1.1
5/12