电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索
 

MPC8545EVTATG

器件型号:MPC8545EVTATG
器件类别:嵌入式处理器和控制器    微控制器和处理器   
文件大小:1MB,共142页
厂商名称:NXP(恩智浦)
厂商官网:https://www.nxp.com
标准:
下载文档

器件描述

32-BIT, 1200MHz, MICROPROCESSOR, PBGA783, 29 X 29 MM, 1 MM PITCH, FLIP CHIP, LEAD FREE, PLASTIC, BGA-783

参数
参数名称属性值
是否Rohs认证符合
零件包装代码BGA
包装说明29 X 29 MM, 1 MM PITCH, FLIP CHIP, LEAD FREE, PLASTIC, BGA-783
针数783
Reach Compliance Codenot_compliant
ECCN代码3A001.A.3
地址总线宽度64
位大小32
边界扫描YES
最大时钟频率133 MHz
外部数据总线宽度64
格式FLOATING POINT
集成缓存YES
JESD-30 代码S-PBGA-B783
JESD-609代码e2
长度29 mm
低功率模式YES
湿度敏感等级3
端子数量783
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度3.38 mm
速度1200 MHz
最大供电电压1.155 V
最小供电电压1.045 V
标称供电电压1.1 V
表面贴装YES
技术CMOS
端子面层Tin/Silver (Sn/Ag)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度29 mm
uPs/uCs/外围集成电路类型MICROPROCESSOR
Base Number Matches1

文档预览

Freescale Semiconductor
Technical Data
Document Number: MPC8548EEC
Rev. 5, 10/2009
MPC8548E PowerQUICC™ III
Integrated Processor
Hardware Specifications
1
Overview
Contents
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . 10
Power Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 14
Input Clocks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
RESET Initialization . . . . . . . . . . . . . . . . . . . . . . . . . 18
DDR and DDR2 SDRAM . . . . . . . . . . . . . . . . . . . . . 19
DUART . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Enhanced Three-Speed Ethernet (eTSEC) . . . . . . . . 26
Ethernet Management Interface Electrical
Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Local Bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
Programmable Interrupt Controller . . . . . . . . . . . . . 51
JTAG . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51
I
2
C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
PCI/PCI-X . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56
High-Speed Serial Interfaces (HSSI) . . . . . . . . . . . . 60
PCI Express . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 68
Serial RapidIO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76
Package Description . . . . . . . . . . . . . . . . . . . . . . . . . 86
Clocking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122
Thermal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 126
System Design Information . . . . . . . . . . . . . . . . . . 127
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . 136
Document Revision History . . . . . . . . . . . . . . . . . . 139
This section provides a high-level overview of MPC8548E
features.
Figure 1
shows the major functional units within
the MPC8548E.
Although this document is written from the perspective of
the MPC8548E, most of the material applies to the other
family members—MPC8547E, MPC8545E, and
MPC8543E—as well. When specific differences occur, such
as pinout differences and processor frequency ranges, they
will be identified as such.
For specific PVR and SVR numbers, refer to the
MPC8548E
PowerQUICC™ III Integrated Processor Family Reference
Manual.
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
18.
19.
20.
21.
22.
23.
© Freescale Semiconductor, Inc., 2009. All rights reserved.
Overview
DDR
SDRAM
Flash
SDRAM
GPIO
IRQs
Serial
I
2
C
I
2
C
MII, GMII, TBI,
RTBI, RGMII,
RMII
MII, GMII, TBI,
RTBI, RGMII,
RMII
MII, GMII, TBI,
RTBI, RGMII,
RMII
RTBI, RGMII,
RMII
DDR/DDR2/
Memory Controller
Security
Engine
XOR
Engine
512-Kbyte
L2 Cache/
SRAM
Local Bus Controller
Programmable Interrupt
Controller (PIC)
DUART
I
2
C
Controller
I
2
C
Controller
eTSEC
10/100/1Gb
eTSEC
10/100/1Gb
eTSEC
10/100/1Gb
eTSEC
10/100/1Gb
e500 Core
32-Kbyte L1
Instruction
Cache
32-Kbyte
L1 Data
Cache
e500
Coherency
Module
Core Complex
Bus
Serial RapidIO™
or
PCI Express
OceaN
Switch
Fabric
32-bit PCI Bus Interface
(If 64-bit not used)
32-bit PCI/
64-bit PCI/PCI-X
Bus Interface
4-Channel DMA
Controller
4x RapidIO
x8 PCI Express
PCI 32-bit
66 MHz
PCI/PCI-X
133 MHz
Figure 1. MPC8548E Block Diagram
1.1
Key Features
The following list provides an overview of the MPC8548E feature set:
• High-performance 32-bit core built on Power Architecture™ technology.
— 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection. Caches can
be locked entirely or on a per-line basis, with separate locking for instructions and data.
— Signal-processing engine (SPE) APU (auxiliary processing unit). Provides an extensive
instruction set for vector (64-bit) integer and fractional operations. These instructions use both
the upper and lower words of the 64-bit GPRs as they are defined by the SPE APU.
— Double-precision floating-point APU. Provides an instruction set for double-precision (64-bit)
floating-point instructions that use the 64-bit GPRs.
— 36-bit real addressing
— Embedded vector and scalar single-precision floating-point APUs. Provide an instruction set
for single-precision (32-bit) floating-point instructions.
— Memory management unit (MMU). Especially designed for embedded applications. Supports
4-Kbyte–4-Gbyte page sizes.
— Enhanced hardware and software debug support
MPC8548E PowerQUICC™ III Integrated Processor Hardware Specifications, Rev. 5
2
Freescale Semiconductor
Overview
— Performance monitor facility that is similar to, but separate from, the MPC8548E performance
monitor
The e500 defines features that are not implemented on this device. It also generally defines some features
that this device implements more specifically. An understanding of these differences can be critical to
ensure proper operations.
• 512-Kbyte L2 cache/SRAM
— Flexible configuration.
— Full ECC support on 64-bit boundary in both cache and SRAM modes
— Cache mode supports instruction caching, data caching, or both.
— External masters can force data to be allocated into the cache through programmed memory
ranges or special transaction types (stashing).
— 1, 2, or 4 ways can be configured for stashing only.
— Eight-way set-associative cache organization (32-byte cache lines)
— Supports locking entire cache or selected lines. Individual line locks are set and cleared through
Book E instructions or by externally mastered transactions.
— Global locking and Flash clearing done through writes to L2 configuration registers
— Instruction and data locks can be Flash cleared separately.
— SRAM features include the following:
– I/O devices access SRAM regions by marking transactions as snoopable (global).
– Regions can reside at any aligned location in the memory map.
– Byte-accessible ECC is protected using read-modify-write transaction accesses for
smaller-than-cache-line accesses.
• Address translation and mapping unit (ATMU)
— Eight local access windows define mapping within local 36-bit address space.
— Inbound and outbound ATMUs map to larger external address spaces.
– Three inbound windows plus a configuration window on PCI/PCI-X and PCI Express
– Four inbound windows plus a default window on RapidIO™
– Four outbound windows plus default translation for PCI/PCI-X and PCI Express
– Eight outbound windows plus default translation for RapidIO with segmentation and
sub-segmentation support
• DDR/DDR2 memory controller
— Programmable timing supporting DDR and DDR2 SDRAM
— 64-bit data interface
— Four banks of memory supported, each up to 4 Gbytes, to a maximum of 16 Gbytes
— DRAM chip configurations from 64 Mbits to 4 Gbits with x8/x16 data ports
— Full ECC support
— Page mode support
– Up to 16 simultaneous open pages for DDR
MPC8548E PowerQUICC™ III Integrated Processor Hardware Specifications, Rev. 5
Freescale Semiconductor
3
Overview
– Up to 32 simultaneous open pages for DDR2
— Contiguous or discontiguous memory mapping
— Read-modify-write support for RapidIO atomic increment, decrement, set, and clear
transactions
— Sleep mode support for self-refresh SDRAM
— On-die termination support when using DDR2
— Supports auto refreshing
— On-the-fly power management using CKE signal
— Registered DIMM support
— Fast memory access via JTAG port
— 2.5-V SSTL_2 compatible I/O (1.8-V SSTL_1.8 for DDR2)
— Support for battery-backed main memory
Programmable interrupt controller (PIC)
— Programming model is compliant with the OpenPIC architecture.
— Supports 16 programmable interrupt and processor task priority levels
— Supports 12 discrete external interrupts
— Supports 4 message interrupts with 32-bit messages
— Supports connection of an external interrupt controller such as the 8259 programmable
interrupt controller
— Four global high resolution timers/counters that can generate interrupts
— Supports a variety of other internal interrupt sources
— Supports fully nested interrupt delivery
— Interrupts can be routed to external pin for external processing.
— Interrupts can be routed to the e500 core’s standard or critical interrupt inputs.
— Interrupt summary registers allow fast identification of interrupt source.
Integrated security engine (SEC) optimized to process all the algorithms associated with IPSec,
IKE, WTLS/WAP, SSL/TLS, and 3GPP
— Four crypto-channels, each supporting multi-command descriptor chains
– Dynamic assignment of crypto-execution units via an integrated controller
– Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
— PKEU—public key execution unit
– RSA and Diffie-Hellman; programmable field size up to 2048 bits
– Elliptic curve cryptography with F
2
m and F(p) modes and programmable field size up to
511 bits
— DEU—Data Encryption Standard execution unit
– DES, 3DES
– Two key (K1, K2) or three key (K1, K2, K3)
– ECB and CBC modes for both DES and 3DES
MPC8548E PowerQUICC™ III Integrated Processor Hardware Specifications, Rev. 5
4
Freescale Semiconductor
Overview
— AESU—Advanced Encryption Standard unit
– Implements the Rijndael symmetric key cipher
– ECB, CBC, CTR, and CCM modes
– 128-, 192-, and 256-bit key lengths
— AFEU—ARC four execution unit
– Implements a stream cipher compatible with the RC4 algorithm
– 40- to 128-bit programmable key
— MDEU—message digest execution unit
– SHA with 160- or 256-bit message digest
– MD5 with 128-bit message digest
– HMAC with either algorithm
— KEU—Kasumi execution unit
– Implements F8 algorithm for encryption and F9 algorithm for integrity checking
– Also supports A5/3 and GEA-3 algorithms
— RNG—random number generator
— XOR engine for parity checking in RAID storage applications
Dual I
2
C controllers
— Two-wire interface
— Multiple master support
— Master or slave I
2
C mode support
— On-chip digital filtering rejects spikes on the bus
Boot sequencer
— Optionally loads configuration data from serial ROM at reset via the I
2
C interface
— Can be used to initialize configuration registers and/or memory
— Supports extended I
2
C addressing mode
— Data integrity checked with preamble signature and CRC
DUART
— Two 4-wire interfaces (SIN, SOUT, RTS, CTS)
— Programming model compatible with the original 16450 UART and the PC16550D
Local bus controller (LBC)
— Multiplexed 32-bit address and data bus operating at up to 133 MHz
— Eight chip selects support eight external slaves
— Up to eight-beat burst transfers
— The 32-, 16-, and 8-bit port sizes are controlled by an on-chip memory controller.
— Three protocol engines available on a per chip select basis:
– General-purpose chip select machine (GPCM)
– Three user programmable machines (UPMs)
MPC8548E PowerQUICC™ III Integrated Processor Hardware Specifications, Rev. 5
Freescale Semiconductor
5
现场抽取PS5等诸多好礼 SiFive RISC-V 中国技术论坛报名中!
2023 SiFive RISC-V 中国技术论坛三城(上海/北京/深圳)巡讲线下活动开放报名!RISCV 主要发明人、SiFive 共同创办人兼首席架构师 Krste Asanović 教授与 SiFive 执行高层 Jack Kang (刚至坚) 将亲临现场,畅聊全球 RISC-V 趋势与 RISC-V 在中国半导体行业的发展。谷歌、三星、高通...
EEWORLD社区 综合技术交流
最新储能新闻分享~~
1、《光伏电站储能系统配置技术规范》征求意见5月30日,新疆维吾尔自治区市场监督管理局发布《光伏电站储能系统配置技术规范》征求意见稿,针对储能系统技术要求,提出锂离子电池储能系统能量转换效率不应低于92%,铅炭电池储能系统能量转换效率不应低于86%,液流电池储能系统能量转换效率不应低于65%。2、6月第一周,超过600MWh储能项目进入并网投运/在建状态。青...
okhxyyo 电源技术
PCB多层电路板为什么大多数是偶数层
PCB多层电路板为什么大多数是偶数层PCB线路板有单面、双面和多层的,其中多层板的层数不限,目前已经有超过100层的PCB,而常见的多层PCB是四层和六层板。那为何PCB多层板为什么都是偶数层?相对来说,偶数层的PCB线路板确实要多于奇数层的PCB线路板,也更有优势。1、成本较低因为少一层介质和敷箔,奇数PCB板原材料的成本略低于偶数层PCB。但是奇数层PC...
瑞兴诺pcb PCB设计
带你了解 Vicor 汽车48V供电解决方案
加速汽车电气化汽车 OEM 制造商正在制定积极的目标,在未来 5-10 年内使其车队电气化。要做到这一点,他们需要克服障碍,更重要的是如何在不占用宝贵的封装空间和增加重量的情况下,提供现有燃油车(ICE)近 20 倍的电力。他们需要确保每辆电动汽车都与公路沿线的直流快速充电站兼容,以消除里程焦虑。他们需要向消费者展示电动汽车拥有燃油车所有的舒适性、安全性以及...
eric_wang 汽车电子
某鱼买了一个小热成像传感器
这个SMH-01B01-01传感器是日本NPC生产的一款8*8点阵测温传感器模块,NPC看手册好像是精工的,板子上有一颗PIC单片机,把模块信号转找成I2C输出。8*8还有日本的AMG8833,不过SMH-01B01-01的镜头看起来要比AMG8833好很多。产品页面有一些应用介绍SMH-01B01 [Infrared Array Sensor Module...
littleshrimp 传感器
测评汇总:雅特力AT-START-F435和AT-START-F437
活动详情:【雅特力AT-START-F435和AT-START-F437】更新至 2023-06-04测评报告汇总:@宜城龙山 【雅特力AT-START-F435开发板试用】1-构建RTT-Stdio开发环境@caizhiwei 【雅特力AT-START-F437评测】3. 通过HTTP给设备升级【雅特力AT-START-F437评测】2.QSPI Flas...
EEWORLD社区 测评中心专版

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2023 EEWORLD.com.cn, Inc. All rights reserved