电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索
 

590HB-CDG

器件型号:590HB-CDG
器件类别:无源元件   
文件大小:416KB,共16页
厂商名称:Silicon Laboratories Inc
标准:
下载文档

器件描述

OSC PROG CML 2.5V 25PPM EN/DS

参数
参数名称属性值
类型XO(标准)
可编程类型由 Digi-Key 编程(请在网站订购单中输入您需要的频率)
可用频率范围215MHz ~ 524.999MHz
功能启用/禁用
输出CML
电压 - 电源2.5V
频率稳定度±25ppm
频率稳定性(总体)±50ppm
工作温度-40°C ~ 85°C
扩频带宽-
电流 - 电源(最大值)110mA
等级-
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)

文档预览

S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry Standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 8.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 7.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
NC
2
5
NC
V
DD
CLK– CLK+
GND
3
4
CLK
17 k
*
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
Si590 (CMOS)
OE
Fixed
Frequency
XO
OE
1
6
V
DD
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si590/591
Si590/591
T
ABLE
OF
C
ONTENTS
1. Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3
2. Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7
3. Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
4. Package Outline Drawing: 5 x 7 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
5. PCB Land Pattern: 5 x 7 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
6. Package Outline Drawing: 3.2 x 5 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
7. PCB Land Pattern: 3.2 x 5 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
8. Si590/Si591 Top Marking: 5 x 7 mm . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
9. Si590/Si591 Top Marking: 3.2 x 5 mm . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
2
Rev. 1.2
Si590/591
1. Electrical Specifications
Table 1. Recommended Operating Conditions
Parameter
Supply Voltage
1
Symbol
V
DD
Test Condition
3.3 V option
2.5 V option
1.8 V option
Supply Current
I
DD
Output enabled
LVPECL
CML
LVDS
CMOS
Tristate mode
Output Enable (OE)
2
Min
2.97
2.25
1.71
0.75 x V
DD
–40
Typ
3.3
2.5
1.8
110
100
90
80
60
Max
3.63
2.75
1.89
125
110
100
90
75
0.5
85
Units
V
mA
V
IH
V
IL
T
A
V
ºC
Operating Temperature Range
Notes:
1.
Selectable parameter specified by part number. See Section 3. "Ordering Information" on page 8 for further details.
2.
OE pin includes an internal 17 k pullup resistor to V
DD
for output enable active high or a 17 k pull-down resistor to
GND for output enable active low. See 3. "Ordering Information" on page 8.
Table 2. CLK± Output Frequency Characteristics
Parameter
Nominal Frequency
1,2
Initial Accuracy
Symbol
f
O
f
i
Test Condition
LVPECL/LVDS/CML
CMOS
Measured at +25 °C at time of
shipping
Note 3, second option code “D”
Note 3, second option code “C”
Note 4, second option code “B”
Note 4, second option code “A”
second option code “D”
second option code “C”
second option code “B”
second option code “A”
Min
10
10
Typ
±1.5
Max
810
160
±20
±30
±50
±100
±7
±20
±25
±50
10
Units
MHz
ppm
ppm
ppm
ppm
ppm
ppm
ppm
ppm
ppm
ms
Total Stability
Temperature Stability
Powerup Time
5
t
OSC
Notes:
1.
See Section 3. "Ordering Information" on page 8 for further details.
2.
Specified at time of order by part number.
3.
Includes initial accuracy, temperature, shock, vibration, power supply and load drift, and 10 years aging at 40 °C. See
3. "Ordering Information" on page 8.
4.
Includes initial accuracy, temperature, shock, vibration, power supply and load drift, and 15 years aging at 70 °C. See
3. "Ordering Information" on page 8.
5.
Time from powerup or tristate mode to f
O
.
Rev. 1.2
3
Si590/591
Table 3. CLK± Output Levels and Symmetry
Parameter
LVPECL Output Option
1
Symbol
V
O
V
OD
V
SE
Test Condition
mid-level
swing (diff)
swing (single-ended)
mid-level
swing (diff)
Min
V
DD
– 1.42
1.1
0.55
1.125
0.5
Typ
Max
V
DD
– 1.25
1.9
0.95
1.275
0.9
Units
V
V
PP
V
PP
V
V
PP
1.20
0.7
LVDS Output Option
2
V
O
V
OD
V
O
2.5/3.3 V option mid-level
1.8 V option mid-level
2.5/3.3 V option swing (diff)
1.8 V option swing (diff)
1.10
0.35
0.8 x V
DD
V
DD
– 1.30
V
DD
– 0.36
1.50
0.425
2
1.90
0.50
V
DD
V
CML Output Option
2
V
OD
V
PP
V
CMOS Output Option
3
Rise/Fall time (20/80%)
Symmetry (duty cycle)
V
OH
V
OL
t
R,
t
F
LVPECL/LVDS/CML
CMOS with C
L
= 15 pF
LVPECL:
LVDS:
CMOS:
V
DD
– 1.3 V (diff)
1.25 V (diff)
V
DD
/2
45
0.4
350
55
ps
ns
%
SYM
Notes:
1.
50
to V
DD
– 2.0 V.
2.
R
term
= 100
(differential).
3.
C
L
= 15 pF. Sinking or sourcing 12 mA for V
DD
= 3.3 V, 6 mA for V
DD
= 2.5 V, 3 mA for V
DD
= 1.8 V.
Table 4. CLK± Output Phase Jitter
Parameter
Phase Jitter (RMS)
1
for 50 MHz < F
OUT
< 810 MHz
(LVPECL/LVDS/CML)
Phase Jitter (RMS)
1
(LVPECL/LVDS/CML)
Phase Jitter (RMS)
2
for 50 MHz < F
OUT
< 160 MHz
(CMOS)
Symbol
Test Condition
12 kHz to 20 MHz
Min
Typ
0.5
Max
1.0
Units
ps
J
J
J
12 kHz to 20 MHz,
155.52 MHz output frequency
12 kHz to 20 MHz
0.4
0.6
0.7
1.0
ps
ps
Notes:
1.
Refer to AN256 for further information.
2.
Single-ended CMOS output phase jitter measured using 33
series termination into 50
phase noise test equipment.
3.3 V supply voltage option only.
4
Rev. 1.2
Si590/591
Table 5. CLK± Output Period Jitter
Parameter
Period Jitter*
Symbol
J
PER
Test Condition
RMS
Peak-to-Peak
Min
Typ
Max
3
35
Units
ps
*Note:
Any output mode, including CMOS, LVPECL, LVDS, CML. N = 1000 cycles. Refer to AN279 for further information.
\
Table 6. Environmental Compliance and Package Information
Parameter
Mechanical Shock
Mechanical Vibration
Solderability
Gross and Fine Leak
Resistance to Solder Heat
Contact Pads
Conditions/Test Method
MIL-STD-883, Method 2002
MIL-STD-883, Method 2007
MIL-STD-883, Method 2003
MIL-STD-883, Method 1014
MIL-STD-883, Method 2036
Gold over Nickel
Table 7. Thermal Characteristics
(Typical values T
A
= 25 ºC, V
DD
= 3.3 V)
Parameter
5x7mm, Thermal Resistance Junction to
Ambient
5x7mm, Thermal Resistance Junction to
Case
3.2x5mm, Thermal Resistance Junction to
Ambient
3.2x5mm, Thermal Resistance Junction to
Case
Ambient Temperature
Junction Temperature
Symbol
JA
JC
JA
JC
T
A
T
J
Test Condition
Still Air
Still Air
Still Air
Still Air
Min
–40
Typ
84.6
38.8
31.1
13.3
Max
85
125
Unit
°C/W
°C/W
°C/W
°C/W
°C
°C
Rev. 1.2
5
微带线直角切角综合总结篇
[i=s] 本帖最后由 btty038 于 2023-6-10 08:34 编辑 [/i]微带线拐角为什么需要切角如下图所示:常规绘制微带线走线。书上经验图1如下图所示:经验总结切角。书上经验图2为什么要切直角了,一是因为电路结构布局的局限性,不可能无限延申。在这是切角不发生反射。为此,需要直角切掉一定的比列,以达到VSWR最佳值,VSWR和损耗以及回波损耗...
btty038 RF/无线
为什么推挽电路 上 PNP管 下 NPN管 中 ,基极接的电阻不能省,而 上 NPN管 下 PNP 管
为什么推挽电路 上 PNP管 下 NPN管 中 ,基极接的电阻不能省,而 上 NPN管 下 PNP 管 这种结构 中 基极的电阻可以省,如下图所示,据说 第一图中 如 省去了电阻 R1和R2 会导致 两个三极管的串通,从而导致短路,请分析 下 为什么会导致串通?上图中省去了电阻 R1和R2 据说 会导致 两个三极管的串通,从而导致短路...
深圳小花 单片机
请问单片机的封测都是做了哪些工作
请问1、单片机的封测都是做了哪些工作2、STM32用的是ARM的内核,是说它的设计时直接在ARM设计的图纸上再加外围的设计 ,还是在生产时直接嵌入ARM的硬核...
深圳小花 单片机
【EEWORLD第二十三届】2011年02月社区明星人物揭晓!
还记得当时有朋友过节前回家,在坛子发帖说:春节后见咯!当时俺们的回答是:我们在这里等着你回来!...
maylove 活动列表
vishay照明,智勇闯关赢好礼!
活动主题:vishay照明,智勇闯关赢好礼!对EEWORLD所有网友开放;...
maylove 活动列表
51精通的情况下,再学STM32需要多长时间
51精通的情况下,再学STM32需要多长时间...
深圳小花 单片机

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2023 EEWORLD.com.cn, Inc. All rights reserved